#### **FEATURES AND BENEFITS** - Automotive AEC-Q100 qualified - Withstands surge input to 40 V<sub>IN</sub> for load dump - Operates down to 3.4 $V_{IN}$ (typ), 3.6 $V_{IN}$ (max) for idle stop - Utilizes pulse-frequency modulation (PFM) for low-IQ mode - 10 μA Sleep mode (automatic PWM / Low-IQ PFM mode selection) - Fixed output voltage options: 3.3 or 5 V with ±1% accuracy - Delivers up to 2 A of output current - Integrated 110 mΩ high-side MOSFET - Adjustable switching frequency from 300 kHz to 2.4 MHz - EMI reduction features: - · Frequency dithering - · Controlled switching node - · External synchronization capability - Maximum duty cycle for low dropout - Active low NPOR output with 7.5 ms delay - Pre-bias startup capable: V<sub>OUT</sub> increases monotonically, does not cause a reset Continued on the next page... #### **PACKAGE** 10-Pin, 3 × 3 mm Wettable Flank DFN with Exposed Thermal Pad (suffix EJ) Not to scale #### **DESCRIPTION** The A8591 is designed to provide the power-supply requirements of next-generation car audio and infotainment systems. The A8591 provides all the control and protection circuitry to produce a high-current regulator with $\pm 1\%$ output voltage accuracy. The A8591 employs current-mode control to provide simple compensation, excellent stability, and fast transient response. The A8591 employs pulse-frequency modulation (PFM) to draw less than 33 $\mu A$ from 12 $V_{IN}$ while supplying 5 V/40 $\mu A$ (A8591, 5 $V_{OUT}$ ), or less than 24 $\mu A$ from 12 $V_{IN}$ while supplying 3.3 V/40 $\mu A$ (A8591-1, 3.3 $V_{OUT}$ ). When operational, the A8591 operates down to at least 3.6 $V_{IN}$ ( $V_{IN}$ falling). The Sleep feature allows for very low standby current. Features of the A8591 include a programmable PWM switching frequency. The regulator switching frequency can be synchronized to an external clock. The A8591 has external compensation to optimize stability and transient response for a wide range of external components and applications. The A8591 has a fixed soft-start time of 5 ms. Continued on the next page... #### **APPLICATIONS** - Automotive: - Instrument clusters - Audio systems - · Navigation - HVAC - · Home audio - · Network and telecom - Industrial Typical Application Diagram ### A8591 # Wide Input Voltage, 2 A Buck Regulator Family with Low-IQ Mode #### FEATURES AND BENEFITS (CONTINUED) - External compensation for maximum flexibility - Stable with ceramic or electrolytic output capacitors - Internally fixed soft-start time of 5 ms - Pulse-by-pulse current limit, hiccup mode short-circuit, and thermal protections - Pin open/short and component fault tolerant - -40°C to 150°C operating junction temperature range - Thermally enhanced DFN-10 surface-mount package #### **DESCRIPTION (CONTINUED)** Extensive protection features of the A8591 include pulse-by-pulse current limit, hiccup mode short-circuit protection, open/short asynchronous diode protection, BOOT open/short voltage protection, $V_{\rm IN}$ undervoltage lockout, and thermal shutdown. The A8591 is supplied in a 10-pin wettable-flank dual-flat no-leads (DFN) package (suffix EJ) with exposed power pad. It is lead (Pb) free, with 100% matte tin leadframe plating. #### **Selection Guide** | Part Number | Packing [1] | Output Voltage Option | | | |----------------|----------------------------|-----------------------|--|--| | A8591KEJTR-J | 1500 pieces per 7-in. reel | 5 V compatible | | | | A8591KEJTR-J-1 | 1500 pieces per 7-in. reel | 3.3 V compatible | | | POOT Populator [1] For additional packing options, contact Allegro. #### **Table of Contents** | Features and Benefits | 1 | |----------------------------------------|----| | Description | 1 | | Package | 1 | | Applications | | | Typical Application Diagram | 1 | | Selection Guide | 2 | | Specifications | 3 | | Absolute Maximum Ratings | 3 | | Thermal Characteristics | 3 | | Functional Block Diagram | 4 | | Pinout Diagram and Terminal List Table | 5 | | Electrical Characteristics | 6 | | Characteristic Performance | 10 | | Overview | 13 | | Reference Voltage | 13 | | PWM Switching Frequency | 13 | | EN/SLEEP Input | 13 | | PWM Synchronization | 14 | | Transconductance Error Amplifier | 14 | | Slope Compensation | 14 | | Current-Sense Amplifier | 14 | | Power MOSFETs | 14 | | BOOT Regulator | 14 | |---------------------------------------------------------------------------------|----| | Pulse-Width Modulation (PWM) Mode | 15 | | Low-IQ Pulse-Frequency Modulation (PFM) Mode | 15 | | Soft-Start (Startup) and Inrush Current Control | | | Pre-Biased Startup | 17 | | Active-Low Power-On Reset (NPOR) Output | 17 | | Slope Compensation | 17 | | Design and Component Selection | 21 | | PWM Switching Frequency (R <sub>FSET</sub> ) | 21 | | Output Inductor (L <sub>O</sub> )Output | 21 | | Output Capacitors | 22 | | Low-IQ PFM Output Voltage Ripple Calculation | 23 | | Input Capacitors | | | Asynchronous Diode (D1) | 25 | | Bootstrap Capacitor | 25 | | Compensation Components (R <sub>Z</sub> , C <sub>Z</sub> , and C <sub>P</sub> ) | 25 | | Generalized Tuning Procedure | 27 | | Power Dissipation and Thermal Calculations | 29 | | PCB Component Placement and Routing | | | Package Outline Drawing | 32 | | Revision History | 33 | #### **SPECIFICATIONS** #### Absolute Maximum Ratings [1] | Characteristic | Symbol | Notes | Rating | Unit | |---------------------------------|-----------------------|-------------------------------------------------|-------------------------------------------------|------| | Input Voltage (VIN pins) | V <sub>IN</sub> | | -0.3 to 40 | V | | Constant of National (CNA) with | | Continuous; rating is a function of temperature | -0.3 to V <sub>IN</sub> + 0.3 | V | | Switching Node Voltage (SW pin) | V <sub>SW</sub> | t < 50 ns | -1.0 to V <sub>IN</sub> + 3 | V | | POOT Bin Voltage | \/ | Continuous | $V_{SW} - 0.3 \text{ to} $<br>$V_{SW} + 5.5$ | V | | BOOT Pin Voltage | V <sub>BOOT</sub> | BOOT pin overvoltage fault condition | V <sub>SW</sub> – 0.3 to<br>V <sub>SW</sub> + 7 | V | | VOUT Pin Voltage | V | Continuous | -0.3 to 5.5 | V | | VOOT PIII Voltage | V <sub>OUT</sub> | VOUT pin overvoltage fault condition | -0.3 to 7 | V | | EN/SLEEP Pin Voltage | V <sub>EN/SLEEP</sub> | | -0.3 to V <sub>IN</sub> + 0.3 | V | | All other pins | | | -0.3 to 5.5 | V | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 150 | °C | | Storage Temperature | T <sub>stg</sub> | | -55 to 150 | °C | <sup>[1]</sup> Operation at levels beyond the ratings listed in this table may cause permanent damage to the device. The absolute maximum ratings are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Electrical Characteristics table is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. #### Thermal Characteristics: May require derating at maximum conditions; see Power Dissipation and Thermal Calculations section | Characteristic | Symbol | Test Conditions <sup>[1]</sup> | | Unit | |----------------------------|----------------|----------------------------------------|----|------| | Package Thermal Resistance | $R_{ heta JA}$ | On 4-layer PCB based on JEDEC standard | 45 | °C/W | <sup>[1]</sup> Additional thermal information available on the Allegro website. **Functional Block Diagram** #### PINOUT DIAGRAM AND TERMINAL LIST TABLE EJ Package, 10-Pin 3 × 3 mm DFN Pinouts #### **Terminal List Table** | Number | Name | Function | |--------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | VIN | Power input for the control circuits and the drain of the internal high-side N-channel MOSFET. Connect this pin to a power supply of 4 to 35 V. A high-quality, high-frequency ceramic capacitor should be placed and grounded very close to this pin. | | 3 | EN/SLEEP | This pin must be set high to enable the device. If this pin is set low, the device enters a very-low-current shutdown or sleep state ( $V_{OUT} = 0 \text{ V}$ ). If the application does not require a sleep mode, this pin can be tied directly to VIN. Do not float this pin. | | 4 | FSET/SYNC <sub>PWM</sub> | Frequency setting and PWM synchronization pin. A resistor, R <sub>FSET</sub> , from this pin to GND sets the PWM switching frequency. To determine the value of R <sub>FSET</sub> , see the Design and Component Selection section (Figure 11 and/or Equation 1). Applying a clock signal to this pin forces PWM mode and synchronizes the PWM switching frequency. | | 5 | VOUT | Connect this pin to the output of the regulator. This pin supplies internal circuitry when its voltage level is high enough. Also, through an on-chip voltage divider, this pin connects to the negative feedback input of the error amplifier. Keep the VOUT pin quiet and Kelvin connect. | | 6 | NPOR | Active-low, power-on reset output signal. This pin is an open-drain output that transitions from low to high impedance after the output has maintained regulation for t <sub>dPOR</sub> . | | 7 | СОМР | Output of the error amplifier, and compensation node for the current-mode control loop. For loop compensation, connect a series RC network from this pin to GND. For further details, see the Design and Component Selection section of this datasheet. | | 8 | GND | Ground pin. | | 9 | SW | The source for the internal high-side N-channel MOSFET. The external freewheeling diode $(D_1)$ and output inductor $(L_0)$ should be connected to this pin. Both $D_1$ and $L_0$ should be placed close to this pin and connected with relatively wide traces. | | 10 | воот | High-side gate drive boost input. This pin supplies the drive for the high-side N-channel MOSFET. Connect a 47 nF ceramic capacitor from BOOT to SW. | | _ | PAD | Exposed pad of the package providing enhanced thermal dissipation. This pad must be connected to the ground plane(s) of the PCB with at least six vias, directly in the pad. | ### **ELECTRICAL CHARACTERISTICS**: Valid at 4 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, typical values at T<sub>J</sub> = 25°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |-------------------------------------------------|--------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|--------------------| | INPUT VOLTAGE | | | | | | | | | Input Voltage Range [1] | V <sub>IN</sub> | | | 4 | _ | 35 | V | | VIN Undervoltage Lockout Start<br>Threshold [2] | V <sub>UVLO(ON)</sub> | V <sub>IN</sub> rising | | 3.6 | 3.8 | 4 | ٧ | | VIN Undervoltage Lockout Stop<br>Threshold | V <sub>UVLO(OFF)</sub> | V <sub>IN</sub> falling | | 3.2 | 3.4 | 3.6 | V | | VIN Undervoltage Hysteresis | V <sub>UVLO(HYS)</sub> | | | - | 400 | - | mV | | INPUT SUPPLY CURRENT | | | ' | | | | | | Input Supply Current (Not in PFM) [1] | I <sub>IN</sub> | I <sub>OUT</sub> = 0 mA | | - | 2.5 | 3.5 | mA | | | | | I <sub>OUT</sub> = no load, T <sub>A</sub> = 25°C | _ | 10 | 14 | μA | | | | A8591, | I <sub>OUT</sub> = no load, T <sub>A</sub> = 65°C | _ | 15 | - | μA | | | | V <sub>IN</sub> = 12 V,<br>V <sub>OUT</sub> = 5 V | I <sub>OUT</sub> = 40 μA, T <sub>A</sub> = 25°C | - | 28 | 33 | μΑ | | Input Supply Current | | 001 | I <sub>OUT</sub> = 40 μA, T <sub>A</sub> = 65°C | - | 33 | - | μΑ | | (Low-IQ PFM) [1][3][4] | I <sub>LO_IQ</sub> | | I <sub>OUT</sub> = no load, T <sub>A</sub> = 25°C | - | 7 | 10 | μΑ | | | | A8591-1, | I <sub>OUT</sub> = no load, T <sub>A</sub> = 65°C | - | 12 | - | μΑ | | | | V <sub>IN</sub> = 12 V,<br>V <sub>OUT</sub> = 3.3 V | I <sub>OUT</sub> = 40 μA, T <sub>A</sub> = 25°C | _ | 20 | 24 | μA | | | | | I <sub>OUT</sub> = 40 μA, T <sub>A</sub> = 65°C | _ | 25 | - | μA | | | | V <sub>EN/SLEEP</sub> = 0 | V <sub>EN/SLEEP</sub> = 0 V, T <sub>J</sub> ≤ 85°C, V <sub>IN</sub> = 16 V | | 5 | 15 | μΑ | | Input Supply Current (Sleep Mode) [1] | I <sub>IN(SLEEP)</sub> | V <sub>EN/SLEEP</sub> = 0 | V, T <sub>J</sub> ≤ 85°C, V <sub>IN</sub> = 35 V | _ | 7 | 25 | μΑ | | VOLTAGE REGULATION | | | | · | ' | | • | | | E <sub>VOUT</sub> | A8591 | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \text{V}_{\text{OUT}} = 4 \times \text{V}_{\text{COMP}}$ | 4.95 | 5 | 5.05 | V | | Output Voltage Accuracy [4] | (5.0V) | | $-40$ °C < T <sub>J</sub> < 150°C, V <sub>OUT</sub> = $4 \times V_{COMP}$ | 4.925 | 5 | 5.075 | V | | Output voltage Accuracy 15 | E <sub>VOUT</sub> | A8591-1 | $0^{\circ}\text{C} < \text{T}_{\text{J}} < 85^{\circ}\text{C}, \text{V}_{\text{OUT}} = 2 \times \text{V}_{\text{COMP}}$ | 3.267 | 3.3 | 3.333 | V | | | (3.3V) | A0391-1 | $-40$ °C < T <sub>J</sub> < 150°C, V <sub>OUT</sub> = $2 \times V_{COMP}$ | 3.25 | 3.3 | 3.35 | V | | Low IQ Ripple [3][4] | $V_{PP(LO_IQ)}$ | 8 V < V <sub>IN</sub> < 12 | V | _ | 25 | 65 | $mV_{PP}$ | | Low IQ Peak Current Threshold | I <sub>PEAK(LO_IQ)</sub> | | | 640 | 800 | 930 | mA <sub>PEAK</sub> | | | | T <sub>A</sub> = 85°C, DC<br>I <sub>OUT</sub> = 1 A, f <sub>SW</sub> | $R_{LO} \le 75 \text{ m}\Omega, V_{IN} = 4 \text{ V},$<br>$V_{IN} = 425 \text{ kHz}$ | 3.27 | 3.295 | _ | V | | | V | T <sub>A</sub> = 85°C, DC<br>I <sub>OUT</sub> = 1 A, f <sub>SW</sub> | $R_{LO} \le 75 \text{ m}\Omega, V_{IN} = 5.75 \text{ V},$<br>$V_{IN} = 425 \text{ kHz}$ | 4.94 | 5 | _ | V | | Output Dropout Voltage [4] | V <sub>OUT(SAT)</sub> | T <sub>A</sub> = 85°C, DC<br>I <sub>OUT</sub> = 1 A, f <sub>SW</sub> | $R_{LO} \le 50 \text{ m}\Omega, V_{IN} = 4.25 \text{ V},$<br>$V_{IN} = 2 \text{ MHz}$ | 3.25 | 3.3 | _ | V | | | | T <sub>A</sub> = 85°C, DC<br>I <sub>OUT</sub> = 1 A, f <sub>SW</sub> | $R_{LO} \le 50 \text{ m}\Omega, V_{IN} = 6 \text{ V},$<br>$V_{IN} = 2 \text{ MHz}$ | 4.89 | 5 | _ | V | Continued on the next page... <sup>[4]</sup> Ensured by design and characterization, not production tested. <sup>[1]</sup> Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. <sup>[2]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow. <sup>[3]</sup> Configured as shown in Typical Application Diagram. #### ELECTRICAL CHARACTERISTICS (continued): Valid at $4 \text{ V} \le \text{V}_{\text{IN}} \le 35 \text{ V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{A}} = \text{T}_{\text{J}} \le 150 ^{\circ}\text{C}, \text{ typical values at T}_{\text{J}} = 25 ^{\circ}\text{C},$ unless otherwise specified | Characteristic | Symbol | Test Conditions | | Min. | Тур. | Max. | Unit | |--------------------------------------------|------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------|-------|-------|------| | ERROR AMPLIFIER | | • | | | | | | | Open-Loop Voltage Gain | A <sub>VOL</sub> | V <sub>COMP</sub> = 1.2 V | 1 | _ | 65 | - | dB | | | | A8591 | 2.5 V < V <sub>OUT</sub> | 88 | 120 | 152 | μA/V | | Transconductance with On-Chip | g <sub>m(5V)</sub> | A0391 | 0 V < V <sub>OUT</sub> < 2.5 V | 46.4 | 64 | 81.6 | μA/V | | Resistor Divider Included | | A8591-1 | 1.65 V < V <sub>OUT</sub> | 133.3 | 181.8 | 230.3 | μA/V | | | 9 <sub>m(3.3V)</sub> | A0391-1 | 0 V < V <sub>OUT</sub> < 1.65 V | 70.3 | 97 | 123.6 | μA/V | | Output Current | I <sub>EA</sub> | V <sub>COMP</sub> = 1.2 V | 1 | _ | ±75 | _ | μΑ | | INTERNAL MOSFET PARAMETERS | [1] | | | | | | | | High-Side MOSFET On-Resistance | R <sub>DS(on)HS</sub> | $T_J = 25^{\circ}C, V_{BO}$ | $_{OOT} - V_{SW} = 4.5 \text{ V}, I_{DS} = 1 \text{ A}$ | _ | 110 | - | mΩ | | High-Side MOSFET<br>Leakage Current [2][3] | I <sub>LKGHS</sub> | T <sub>J</sub> < 85°C, V <sub>EI</sub><br>V <sub>IN</sub> = 16 V | $_{N/\overline{\text{SLEEP}}} \le 0.8 \text{ V}, \text{ V}_{\text{SW}} = 0 \text{ V},$ | - | - | 10 | μΑ | | SW Node Rising/Falling Slew Rate [3] | SR | V <sub>IN</sub> = 12 V, I <sub>OL</sub> | <sub>JT</sub> = 1 A | - | 0.72 | - | V/ns | | Low-Side MOSFET On-Resistance | R <sub>DS(on)LS</sub> | T <sub>J</sub> = 25°C, V <sub>IN</sub> | <sub>I</sub> ≥ 6 V, I <sub>DS</sub> = 0.1 A | - | - | 10 | Ω | | BOOT REGULATOR | | • | | | | • | | | BOOT Voltage Enable Threshold | V <sub>BOOT(TH)</sub> | V <sub>BOOT</sub> rising | | 1.8 | 2 | 2.2 | V | | BOOT Voltage Enable Hysteresis | V <sub>BOOT(HYS)</sub> | | | _ | 400 | - | mV | | OSCILLATOR AND PWM TIMING | | | | | | | | | | | $R_{FSET} = 86.6 \text{ k}\Omega$ | | 270 | 300 | 330 | kHz | | PWM Switching Frequency | f <sub>OSC</sub> | $R_{FSET}$ = 61.9 k $\Omega$ | | 373 | 415 | 457 | kHz | | | | $R_{FSET}$ = 9.31 k $\Omega$ | | 1.8 | 2 | 2.2 | MHz | | PWM Frequency Dithering | f <sub>DITHER</sub> | No dithering w | vith synchronization | - | ±7.5 | - | % | | Minimum Controllable On-Time | t <sub>ON(MIN)</sub> | V <sub>IN</sub> = 12 V, I <sub>OL</sub> | <sub>JT</sub> = 1 A | - | 85 | 125 | ns | | Minimum Switch Off-Time | t <sub>OFF(MIN)</sub> | V <sub>IN</sub> = 12 V, I <sub>OL</sub> | <sub>JT</sub> = 1 A | _ | 85 | 125 | ns | | FSET/SYNC <sub>PWM</sub> SYNCHRONIZATION | N TIMING | | | | | | | | Synchronization Frequency Range | f <sub>SW_MULT</sub> | | | 0.375 | - | 2.4 | MHz | | Synchronization Input Duty Cycle | D <sub>SYNC</sub> | | | _ | ı | 80 | % | | Synchronization Input Pulse Width | t <sub>wSYNC</sub> | | | 200 | 1 | _ | ns | | Synchronization Input Rise Time [3] | t <sub>rSYNC</sub> | | | _ | 10 | 15 | ns | | Synchronization Input Fall Time [3] | t <sub>fSYNC</sub> | | | - | 10 | 15 | ns | | Synchronization Rising Threshold [3] | V <sub>SYNC(LO)</sub> | V <sub>FSET/SYNCPWM</sub> | rising | - | 1 | 1.5 | ٧ | | Synchronization Falling Threshold [3] | V <sub>SYNC(HI)</sub> | V <sub>FSET/SYNCPWM</sub> | falling | 0.9 | - | _ | V | Continued on the next page... $<sup>^{[3]}\</sup>mbox{Ensured}$ by design and characterization, not production tested. <sup>[1]</sup> Thermally limited depending on input voltage, output voltage, duty cycle, regulator load currents, PCB layout, and airflow. [2] Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. ### ELECTRICAL CHARACTERISTICS (continued): Valid at 4 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, typical values at T<sub>J</sub> = 25°C, unless otherwise specified | Characteristic | Symbol | | Test Conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------|--------------------------|-----------------------------------------------------|-------------------------------------------------|------|---------------------|------|--------| | CURRENT CONTROL LOOP | • | | | | | | | | | I <sub>LIM(TONMIN)</sub> | t <sub>ON</sub> = t <sub>ON(MIN</sub> | <sub>I)PWM</sub> , 4 V ≤ V <sub>IN</sub> ≤ 16 V | 3 | 3.5 | 4 | А | | PWM Pulse-by-Pulse Limit | I <sub>LIM(TONMAX)</sub> | t <sub>ON</sub> = (1/f <sub>SW</sub><br>synchroniza | r) – t <sub>OFF(MIN)PWM</sub> , no PWM<br>tion | 2 | 2.6 | 3 | А | | COMP to SW Current Gain | g <sub>mPOWER</sub> | | | - | 3 | - | A/V | | | | During sync | hronization | - | 0.35 | - | A/µs | | Clara Carra areatian | | R <sub>FSET</sub> = 86.6 | δ κΩ | 0.18 | 0.25 | 0.34 | A/µs | | Slope Compensation | S <sub>E</sub> | R <sub>FSET</sub> = 61.9 | 9 κΩ | 0.25 | 0.34 | 0.45 | A/µs | | | | R <sub>FSET</sub> = 9.3 | 1 kΩ | 1.6 | 2 | 2.4 | A/µs | | SOFT-START | | | | | | | | | Soft-Start Ramp Time | t <sub>SS</sub> | | | 2.5 | 5 | 7.5 | ms | | | f <sub>SS(5.0V)</sub> | A8591 | 0 V < V <sub>OUT</sub> < 1.25 V | - | f <sub>OSC</sub> /4 | - | - | | | | | 1.25 V < V <sub>OUT</sub> < 2.5 V | - | f <sub>OSC</sub> /2 | - | - | | O. ft Obert Ossitelian Frances | | | 2.5 V < V <sub>OUT</sub> | - | f <sub>osc</sub> | _ | - | | Soft-Start Switching Frequency | f <sub>SS(3.3V)</sub> | A8591-1 | 0 V < V <sub>OUT</sub> < 0.825 V | - | f <sub>OSC</sub> /4 | - | - | | | | | 0.825 V < V <sub>OUT</sub> < 1.65 V | _ | f <sub>OSC</sub> /2 | _ | - | | | | | 1.65 V < V <sub>OUT</sub> | _ | f <sub>OSC</sub> | _ | - | | HICCUP MODE | | | | | | | | | Hiccup Off-Time | HIC <sub>OFF</sub> | All hiccup fa | ults such as VOUT shorted to GND | - | 20 | - | ms | | Hiccup Overcurrent Protection (OCP)<br>Count | OCP <sub>LIM</sub> | t > t <sub>SS</sub> , OCF | P pulses | - | 120 | _ | counts | | Hiccup BOOT Shorted Count | BOOT <sub>UV</sub> | | | - | 64 | - | counts | | Hiccup BOOT Open Count | BOOT <sub>OV</sub> | | | - | 7 | - | counts | | THERMAL PROTECTION | | | | | | | | | Thermal Shutdown Threshold (Rising) [1] | T <sub>SDth</sub> | PWM stops<br>and soft-sta | immediately, COMP is pulled low, rt is reset | 155 | 170 | - | °C | | Thermal Shutdown Hysteresis [1] | T <sub>SDHYS</sub> | | | - | 20 | - | °C | Continued on the next page... <sup>[1]</sup> Ensured by design and characterization; not production tested. ### ELECTRICAL CHARACTERISTICS (continued): Valid at 4 V $\leq$ V<sub>IN</sub> $\leq$ 35 V, $-40^{\circ}$ C $\leq$ T<sub>A</sub> = T<sub>J</sub> $\leq$ 150°C, typical values at T<sub>J</sub> = 25°C, unless otherwise specified | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Unit | |-------------------------------------|------------------------------------|-----------------------------------------------------------|------|------------|------|--------| | Power-On Reset (NPOR) Output | | | | | | | | NPOR Overvoltage Threshold, 5 V | V <sub>NPOROV</sub> (5V) | V <sub>OUT</sub> rising | 5.37 | 5.5 | 5.75 | V | | NPOR Overvoltage Hysteresis, 5 V | V <sub>NPOROV</sub><br>(HYS)(5V) | V <sub>OUT</sub> falling, relative to V <sub>NPOROV</sub> | - | -60 | _ | mV | | NPOR Undervoltage Threshold, 5 V | V <sub>NPORUV(5V)</sub> | V <sub>OUT</sub> falling | 4.45 | 4.62 | 4.75 | V | | NPOR Undervoltage Hysteresis, 5 V | V <sub>NPORUV</sub><br>(HYS)(5V) | V <sub>OUT</sub> rising, relative to V <sub>NPORUV</sub> | - | 60 | - | mV | | NPOR Overvoltage Threshold, 3.3 V | V <sub>NPOROV(3.3V)</sub> | V <sub>OUT</sub> rising | 3.54 | 3.63 | 3.75 | V | | NPOR Overvoltage Hysteresis, 3.3 V | V <sub>NPOROV</sub><br>(HYS)(3.3V) | $V_{\rm OUT}$ falling, relative to $V_{\rm NPOROV}$ | - | <b>–40</b> | - | mV | | NPOR Undervoltage Threshold, 3.3 V | V <sub>NPORUV(3.3V)</sub> | V <sub>OUT</sub> falling | 2.93 | 3.05 | 3.14 | V | | NPOR Undervoltage Hysteresis, 3.3 V | V <sub>NPORUV</sub><br>(HYS)(3.3V) | V <sub>OUT</sub> rising, relative to V <sub>NPORUV</sub> | _ | 40 | _ | mV | | NPOR Overvoltage Delay | t <sub>dPOV_POR</sub> | $V_{OUT}$ falling beyond $V_{NPOROV}$ | - | 120 | - | counts | | NPOR Delay to Rising Edge | t <sub>dPOR</sub> | V <sub>OUT</sub> rising only | 5 | 7.5 | 10 | ms | | NPOR Low Output Voltage | V <sub>POROL</sub> | I <sub>NPOR</sub> = 4 mA | _ | 200 | 400 | mV | | NPOR Leakage | I <sub>LKGPOR</sub> | V <sub>NPOR</sub> = 5.5 V | - | - | 1.2 | μA | | EN/SLEEP PIN INPUT THRESHOLD | S | | | | | | | EN/SLEEP Threshold (High) [1] | V <sub>SLEEPVIH</sub> | V <sub>EN/SLEEP</sub> rising | _ | 1.3 | 2.1 | V | | EN/SLEEP Threshold (Low) | V <sub>SLEEPVIL</sub> | V <sub>EN/SLEEP</sub> falling | 0.5 | 1.2 | - | V | | EN/SLEEP Delay | t <sub>dSLEEP</sub> | V <sub>EN/SLEEP</sub> transitioning low | 115 | 224 | 400 | μs | | EN/SLEEP Input Bias Current [1] | I <sub>BIASSLEEP</sub> | V <sub>EN/SLEEP</sub> = 5 V | _ | 500 | - | nA | <sup>[1]</sup> Negative current is defined as coming out of the node or pin, positive current is defined as going into the node or pin. #### CHARACTERISTIC PERFORMANCE VIN UVLO Start and Stop Thresholds versus Temperature Error Amplifier Transconductance versus Temperature Error Amplifier Transconductance versus Temperature ### NPOR Overvoltage and Undervoltage Thresholds versus Temperature ### NPOR Overvoltage and Undervoltage Thresholds versus Temperature #### **NPOR Low Output Voltage versus Temperature** #### DROPOUT OPERATION—TYPICAL AND WORST-CASE OPERATION Worst-Case Output Voltage versus Input Voltage at High Ambient at 100%, 66%, and 33% Load #### FUNCTIONAL DESCRIPTION #### Overview The A8591 family of current-mode buck regulators incorporates all the control and protection circuitry necessary to provide the power-supply requirements of car audio and infotainment systems. The A8591 family consists of two parts: - A8591 (5 V output voltage) - A8591-1 (3.3 V output voltage) The A8591 family has three modes of operation: - Pulse-width modulation (PWM) mode, delivering up to 2 A. - Low-IQ pulse-frequency modulation (PFM) mode, drawing only approximately 10 $\mu$ A from V<sub>IN</sub> while maintaining V<sub>OUT</sub> (at no load). Under most conditions, Low-IQ PFM mode is typically capable of supporting up to approximately 100 mA, depending on applications. - The third mode of operation is entered when the EN/ $\overline{\text{SLEEP}}$ pin is set to 0. The device enters an ultralow-current shutdown mode. $V_{OUT} = 0$ V and the total current drawn from $V_{IN}$ is less than 10 $\mu$ A (typ). In PFM mode, the device operates with lower switching frequency to achieve higher efficiency at light load. When the load is heavy, the device automatically transitions into PWM mode to support a relatively higher current. The A8591 family is designed to support up to 2 A output. However, the exact amount of current it supplies before possible thermal shutdown depends heavily on duty cycle, ambient temperature, airflow, PCB layout, and PCB construction. Calculated current ratings versus ambient temperature is shown in Figure 3 for $V_{IN}=12\ V$ and $V_{OUT}=3.3\ V$ , and for $V_{IN}=12\ V$ and $V_{OUT}=5\ V$ , each at 300 kHz and 2 MHz. This analysis assumes a 4-layer PCB according to the JEDEC standard (45°C/W), no nearby heat sources, and no airflow. #### Reference Voltage The output voltage from the device regulator is directly connected to the VOUT pin and is divided down internally to 800 mV by an internal resistor divider inside the regulator, as shown in the Functional Block Diagram. The A8591 has a fixed 5 V output voltage; the A8591-1 has a fixed 3.3 V output voltage. **Figure 3: Typical Current Derating** #### **PWM Switching Frequency** The PWM switching frequency of the A8591 family is adjustable from 300 kHz to 2.4 MHz and has an accuracy of $\pm 10\%$ over the operating temperature range. The switching frequency is dithered to help reduce EMI between -7.5% and 7.5% according to a random sequence. During startup, the PWM switching frequency changes from 25%, to 50%, and finally to 100% of $f_{SW}$ as $V_{OUT}$ rises from 0 V to the regulation voltage. The startup switching frequency is described in detail in the Soft-Start (Startup) and Inrush Current Control section of this datasheet. If the regulator output is shorted to ground, $V_{FB} \approx 0~V$ and the PWM frequency is 25% of $f_{SW}.$ In this case, the low switching frequency allows extra off-time between SW pulses. The extra off-time allows the inductor current to remain under control (remaining well above 0~A) before the next SW pulse occurs. This prevents the inductor current from ratcheting up, or rising, to a value that could damage the device or the output inductor. The FSET pin includes protection features that disable the regulator when the FSET pin is shorted to GND, shorted high (to NPOR), or when R<sub>FSET</sub> is mis-selected. #### **EN/SLEEP Input** The A8591 family has the EN/ $\overline{\text{SLEEP}}$ logic level input pin. To enable the device, the EN/ $\overline{\text{SLEEP}}$ pin must be a logic high (>2.1 V). The EN/ $\overline{\text{SLEEP}}$ pin is rated to 40 V, so this EN/ $\overline{\text{SLEEP}}$ pin may be connected directly to V<sub>IN</sub> if there is no suitable logic signal available to wake up the regulator. ### A8591 ## Wide Input Voltage, 2 A Buck Regulator Family with Low-IQ Mode When EN/SLEEP transitions low, the device waits approximately 224 µs before shutting down. This delay provides plenty of filtering to prevent the device from prematurely entering sleep mode because of any small glitches that might couple onto the PCB trace or EN/SLEEP pin. #### PWM Synchronization If an external clock is applied to the FSET/SYNC $_{PWM}$ pin, the device is forced into PWM mode and synchronizes its PWM frequency to the external clock. Synchronization is independent of $R_{FSET}$ ; it only needs to satisfy the range requirement in the Electrical Characteristics table. When synchronizing, the external clock pulses must satisfy the pulse-width, duty cycle, and rise/fall time requirements shown in the Electrical Characteristics table in this datasheet. During synchronization, frequency dithering is disabled. The A8591 synchronizes to the SYNC input when the FSET/SYNC<sub>PWM</sub> pin is driven above the 1.2 V threshold. Synchronization must occur within 16 $\mu s$ ; else, a fault may be declared, causing SW to halt operation. The A8591 transitions back to using the RFSET resistor after a rising has not crossed the 1.2 V threshold for ~8 $\mu s$ , resulting in the high-side switch remaining off for ~8 $\mu s$ and causing some $V_{OUT}$ droop. #### Transconductance Error Amplifier The primary function of the transconductance error amplifier is to control the regulator output voltage. The error amplifier is shown in the Functional Block Diagram. It is shown as a three-terminal input device with two positive inputs and one negative input. An on-chip resistor divider is included. The negative input is simply connected to the internal resistor divider and is used to sense the feedback voltage for regulation. The two positive inputs are used for soft-start and steady-state regulation. The error amplifier performs an analog OR selection between the two positive inputs. The error amplifier regulates to either the internal soft-start voltage or the device internal reference, whichever is lower. To stabilize the regulator, a series RC compensation network $(R_Z \text{ and } C_Z)$ must be connected from the error amplifier output (the COMP pin) to GND, as shown in the Typical Application Diagram. In most instances, an additional relatively low-value capacitor $(C_P)$ should be connected in parallel with the $R_Z$ - $C_Z$ components to reduce the loop gain at very high frequencies. However, if the $C_P$ capacitor is too large, the phase margin of the converter can be reduced. Calculating $R_Z$ , $C_Z$ , and $C_P$ is detailed in the Design and Component Selection section of this datasheet. If a fault occurs or the regulator is disabled, the COMP pin is pulled to GND via approximately 1 $k\Omega$ and SW switching is inhibited. #### **Slope Compensation** The A8591 family incorporates internal slope compensation ( $S_{\rm E}$ ) to allow PWM duty cycles in excess of 50% for a wide range of input/output voltages and inductor values. The slope compensation signal is added to the sum of the current-sense amplifier output and the PWM ramp offset. As shown in the Electrical Characteristics table, the amount of slope compensation scales with the nominal switching frequency ( $f_{SW}$ ) set by $R_{FSET}$ . The amount of slope compensation scales with the SYNC input frequency centered around 0.35 A/ $\mu$ s at 425 kHz in a similar way with $R_{FSET}$ . The value of the output inductor should be chosen such that $S_E$ is between $0.5\times$ and $1\times$ the falling slope of the inductor current ( $S_F$ ). #### **Current-Sense Amplifier** The A8591 family incorporates a high-bandwidth current-sense amplifier to monitor the current in the high-side MOSFET. This current signal is used by both the PWM and PFM control circuitry to regulate the MOSFET peak current. The current signal is also used by the protection circuitry to prevent damage to the device. #### **Power MOSFETs** The A8591 family includes a 40 V, 110 m $\Omega$ high-side N-channel MOSFET capable of delivering at least 2 A. The device also includes a 10 $\Omega$ , low-side MOSFET to help ensure the boot capacitor is always charged. The typical $R_{DS(on)}$ increase versus temperature is shown in Figure 4. #### **BOOT Regulator** The A8591 family contains a regulator to charge the boot capacitor. The voltage across the BOOT capacitor typically is 5 V. If the boot capacitor is missing, the device detects a boot overvoltage. Similarly, if the BOOT capacitor is shorted, the device detects a boot undervoltage. Also, the boot regulator has a current limit to protect itself during a short-circuit condition. The details of how each type of boot fault is handled by the A8591 are shown in the Summary of A8591 Family Fault Modes and Operation section. Figure 4: Typical MOSFET R<sub>DS(on)</sub> versus Temperature #### **Pulse-Width Modulation (PWM) Mode** The A8591 family utilizes fixed-frequency, peak current-mode control to provide excellent load and line regulation, fast transient response, and ease of compensation. A high-speed comparator and control logic, capable of typical pulse widths down to $t_{\rm ON(MIN)}$ , are included in the device. The inverting input of the PWM comparator is connected to the output of the error amplifier. The noninverting input is connected to the sum of the current-sense signal, the slope compensation, and a DC offset voltage ( $V_{\rm PWMOFES}$ , nominally 400 mV). At the beginning of each PWM cycle, the CLK signal sets the PWM flip-flop and the high-side MOSFET is turned on. When the summation of the DC offset, slope compensation, and current-sense signal, rises above the error amplifier voltage, the PWM flip-flop is reset and the high-side MOSFET is turned off. The PWM flip-flop is reset-dominant, so the error amplifier may override the CLK signal in certain situations. For example, at very light loads or extremely high input voltages, the error amplifier (temporarily) reduces its output voltage to less than the 400 mV DC offset and the PWM flip-flop ignores one or more of the incoming CLK pulses. The high-side MOSFET does not turn on and the regulator skips pulses to maintain output voltage regulation. In PWM mode, and when SW is switching in PFM mode, all of the device fault detection circuits are active. See Figure 1 showing how faults are handled during PWM mode. Also, the Protection Features section of this datasheet provides a detailed description of each fault and the Summary of A8591 Family Fault Modes and Operation section presents a summary. ### Low-IQ Pulse-Frequency Modulation (PFM) Mode The A8591 and the A8591-1 enter low-IQ PFM, provided that a fault is not present, the load is light, NPOR = 1, an external clock is not applied to the FSET/SYNC<sub>PWM</sub> pin, and the EN/ $\overline{\text{SLEEP}}$ pin is high. At light loads, the PFM comparator, which is connected to the VOUT pin through the internal feedback resistor divider (which is the internal FB point), modulates the frequency of the SW node to regulate the output voltage with very high efficiency. The reference for the PFM comparator is calibrated approximately 1% above the PWM regulation point. When the voltage at the internal FB point rises above the PFM comparator threshold and peak inductor current falls below $I_{\rm PEAK(LO\_IQ)}$ minus slope compensation, the device enters PFM coast mode, tri-stating the SW node and drawing extremely low current from $V_{\rm IN}$ . When voltage at the FB point falls below the PFM comparator threshold, the device fully powers up after approximately a 2.5 $\mu s$ delay and the high-side MOSFET is repeatedly turned on, operating at the PWM switching frequency until the voltage at the FB pin rises above the PFM comparator threshold. The rise rate and voltage ripple of $V_{\rm OUT}$ are respectively determined by and dependent on the input voltage, output voltage, inductor value, output capacitance, and load. When the COMP pin falls to a voltage corresponding to the low-IQ peak current threshold ( $I_{PEAK(LO\ IQ)}$ ) value, an internal clamp prevents the COMP voltage from falling further. This results in the output voltage rising slightly, which causes the PFM comparator to trip and the device to enter the PFM coast mode. Thus, when the load demands a peak inductor current that corresponds to less than the low-IQ peak current threshold ( $I_{PEAK(LO\ IQ)}$ ) minus the impact of slope compensation at the given duty cycle, the device operates in PFM mode. This transition point from PWM to PFM mode is defined by the input voltage, output voltage, slope compensation, and inductor value. PFM mode operation for a light load (5 mA) is demonstrated in Figure 5. PWM and low-IQ PFM transitions are demonstrated in Figure 6. In PFM mode, the load steps from 0.05 A (PFM operation) to 1.05 A (PWM operation), then transitions back to 0.05 A PFM mode. #### A8591 ## Wide Input Voltage, 2 A Buck Regulator Family with Low-IQ Mode Figure 5: PFM Mode at Light Load (5 mA) Figure 6: Load Steps Between 0.05 A and 1.05 A in PFM Mode #### Soft-Start (Startup) and Inrush Current Control Inrush current is controlled by the internal embedded soft-start function. The soft-start time of the A8591 family is fixed at 5 ms. When the device is enabled and all faults are cleared, the internal soft-start voltage ramps upward from 0 V. When the soft-start voltage exceeds the equivalent VOUT voltage, the error amplifier output slews above the 400 mV pedestal, initiating PWM switching. When the device begins switching, the error amplifier regulates the internal FB voltage to be the soft-start voltage. During the active portion of soft-start, the regulator output voltage rises from 0 V to the nominal value. The startup sequence with the soft-start operation is shown in Figure 7. During startup, while VOUT voltage is below 25% (interval A in Figure 7), the PWM switching frequency is reduced to ${}^{1}\!\!/\!\!$ of $f_{SW}$ . This corresponds to $V_{OUT} < 1.25$ V (for nominal 5 V output: A8591) or < 0.825 V (for nominal 3.3 V output: A8591-1). While $V_{OUT}$ is above 25% but below 50% (interval B), the switching frequency is reduced to ${}^{1}\!\!/\!\!2$ of $f_{SW}$ , and when $V_{OUT}$ is above 50% (at C), the switching frequency is $f_{SW}$ . The error amplifier gain $(g_m)$ also changes. While $V_{OUT}$ is below 50% (at A through B), $g_m$ is reduced to $g_m/2$ . While $V_{OUT}$ is above 50% (at C), the error amplifier gain is $g_m$ . The reduced switching frequencies and error amplifier gain are necessary to help improve output regulation and stability when $V_{OUT}$ is very low. When $V_{OUT}$ is very low, the PWM control loop requires on-times near the minimum controllable on-time and extra-low duty cycles that are not possible at the nominal switching frequency. When the soft-start voltage reaches approximately 800 mV, the error amplifier switches over to referencing the device-internal 800 mV reference for regulating the internal (resistor divider) FB voltage. If the device is disabled or a fault occurs, the internal fault latch is set, and the soft-start voltage is discharged to ground very quickly. When the soft-start voltage decays to approximately 200 mV, the device clears the internal fault latch. The soft-start voltage is discharged slowly when the device is in hiccup mode. Therefore, the soft-start not only determines the startup time but also the time between soft-start attempts in hiccup mode. Hiccup mode operation is discussed in more detail in the Protection Features section of this datasheet. V<sub>OUT</sub> Ramps from Startup (V<sub>IN</sub> powered) to Nominal (5 V at 2 A, for A8591, shown) **Figure 7: Soft-Start Operation** #### **Pre-Biased Startup** If the output of the regulator is pre-biased to some voltage, the A8591 family modifies the typical startup routine to prevent discharging the output capacitors. As described previously, the error amplifier usually becomes active when the soft-start voltage starts to ramp. If the output is pre-biased, the internal FB voltage is at some non-zero voltage. The COMP pin remains low and SW is tri-stated until the soft-start voltage rises above the $V_{\rm FB}.$ The startup when the output voltage is pre-biased to 2 V is shown in Figure 8. #### **Active-Low Power-On Reset (NPOR) Output** The A8591 family has an inverted power-on reset output (NPOR) with a fixed delay ( $t_{dPOR}$ ) before the rising edge. The NPOR output is an open-drain output, so an external pull-up resistor must be used, as shown in the Typical Application Diagram. NPOR transitions high when the output voltage is within regulation. In PWM mode, NPOR is high when the output voltage is typically within 92.5% to 110% of the target value. The NPOR overvoltage and undervoltage comparators incorporate a small amount of hysteresis ( $V_{NPORUV(HYS)(xV)}$ ), 40 mV(typ) for 3.3 V output (A8591-1) and 60 mV (typ) for 5 V output (A8591), and filtering (5 µs, typical) to help reduce chattering. The NPOR output is immediately pulled low if either an overvoltage or an undervoltage condition occurs, or if the device junction temperature exceeds the thermal shutdown threshold ( $T_{SDth}$ ). For other faults, NPOR depends on the output voltage. All A8591 family fault modes and their effects on NPOR are summarized in the Summary of A8591 Family Fault Modes and Operation section. When powering down, if $V_{IN}$ goes low before $V_{OUT}$ , NPOR is pulled low when the undervoltage condition occurs, but only remains low while $V_{OUT}$ remains above $\sim 3$ V. When the EN/SLEEP pin goes low, switching stops after 224 µs (typ) (t<sub>dSLEEP</sub>), and NPOR goes low (even if $V_{OUT} > V_{NPORUV}$ ) and stays low until $V_{OUT}$ drops to approximately 25% of nominal value. When $V_{OUT}$ falls to approximately 25% of its nominal value, the device enters sleep mode, consuming $I_{IN(SLEEP)}$ on VIN; shortly after that, NPOR is released (no longer pulled low). Given this operation, the time that NPOR remains low is dependent on the current consumption on VOUT and the output capacitance. It is important to note that the high-side switch leakage can overwhelm the load current on VOUT, especially because the IC current on VOUT is very low in this mode. Therefore, for reliable operation in this situation, the user should select an NPOR resistor (if connected to VOUT) with a value low enough to overwhelm any high-side switch leakage. V<sub>OUT</sub> Prebiased at 2 V, Ramps to Nominal (5 V at 2 A, for A8591, shown) Figure 8: Soft-Start Prebiased Startup #### **Protection Features** The A8591 was designed to satisfy the most demanding automotive and nonautomotive applications. In this section, a description of each protection feature is provided, and the protection operation is summarized in the Summary of A8591 Family Fault Modes and Operation section. All faults are available in both PWM and PFM mode. In PFM mode, all faults are monitored just before and while switching is active but are ignored while $V_{\rm OUT}$ remains above the PFM comparator threshold and below the NPOR OV threshold. #### **UNDERVOLTAGE LOCKOUT (UVLO)** An undervoltage lockout (UVLO) comparator monitors the voltage at the VIN pin and keeps the regulator disabled if the voltage is below the stop threshold ( $V_{\rm UVLO(OFF)}$ ). The UVLO comparator incorporates some hysteresis ( $V_{\rm UVLO(HYS)}$ ) to help reduce on-off cycling of the regulator due to resistive or inductive drops in the $V_{\rm IN}$ path during heavy loading or during startup. ### PULSE-BY-PULSE OVERCURRENT PROTECTION (OCP) The A8591 family monitors the current of the high-side MOSFET and, if the current exceeds the pulse-by-pulse overcurrent threshold ( $I_{LIM}$ ), the high-side MOSFET is turned off. Typical PWM operation resumes on the next clock pulse from the oscillator. The device includes leading-edge blanking (as defined by the $t_{ON(MIN)}$ specification) to prevent false triggering of the pulse-by-pulse current limit when the high-side MOSFET is turned on initially. Because the slope compensation ramp is added to the inductor current, the A8591 family delivers more current at lower duty cycles and less current at higher duty cycles. The relationship between the current limit and duty cycle is shown in Figure 9. As shown, the current limit at the minimum and maximum duty cycle remains fixed, but the relationship vs. duty cycle is skewed with frequency due to the fixed minimum off-time. Given the relationship, it is best to use the $I_{LIM(tonmin)}$ and $I_{LIM(toffmin)}$ to calculate the current limit at a given duty cycle. During synchronization, the slope compensation scales in a fashion similar to R<sub>ESET</sub>, with slightly less accuracy. The exact current the buck regulator can support is heavily dependent on duty cycle ( $V_{IN}$ ; $V_{OUT}$ ; and diode forward voltage, $V_f$ ), ambient temperature, thermal resistance of the PCB, airflow, component selection, and nearby heat sources. Figure 9: Pulse-by-Pulse Current Limit vs. Duty Cycle at 415 kHz (solid lines) and 2 MHz (dashed lines) ### OVERCURRENT PROTECTION (OCP) AND HICCUP MODE An OCP counter and hiccup mode circuit protect the buck regulator when the output of the regulator is shorted to ground or when the load is too high. When the soft-start ramp is active ( $t < t_{SS}$ ), the OCP hiccup counter is disabled. Two conditions must be met for the OCP counter to be enabled and begin counting: - $t > t_{SS}$ , and - V<sub>COMP</sub> clamped at its maximum voltage (OCL = 1) As long as these two conditions are met, the OCP counter remains enabled and counts pulses from the overcurrent comparator. If the COMP voltage decreases (OCL = 0), the OCP counter is cleared. If the OCP counter reaches OCP<sub>LIM</sub> counts (120), a hiccup latch is set and the COMP pin is quickly pulled down by a relatively low resistance (1 k $\Omega$ ), and switching is halted for 20 ms to provide time for the IC to cool down. After the hiccup off-time expires (20 ms), the soft-start ramp starts, marking the beginning of a new, typical soft-start cycle, as described earlier. When the soft-start voltage crosses the effective output voltage, the error amplifier forces the voltage at the COMP pin to quickly slew upward and PWM switching resumes. If the short-circuit at the regulator output remains, another hiccup cycle occurs. Hiccups repeat until the short-circuit is removed or the converter is disabled. If the short-circuit has been removed, the device completes a typical soft-start and the output voltage automatically recovers to the target level, as shown in Figure 10. Figure 10: Hiccup Mode and Recovery (to 5 V at 0.5 A, for A8591, shown) #### A8591 ## Wide Input Voltage, 2 A Buck Regulator Family with Low-IQ Mode #### **BOOT CAPACITOR PROTECTION** The A8591 family monitors the voltage across the BOOT capacitor to detect if the capacitor is missing or short-circuited. If the BOOT capacitor is missing, the regulator enters hiccup mode after seven PWM cycles. If the BOOT capacitor is shorted, the regulator enters hiccup mode after 120 to 64 PWM cycles. For a BOOT fault, hiccup mode operates virtually the same as described previously for an output short-circuit fault (OCP), having a hiccup off-time of 20 ms, followed by a soft-start retry with repeated attempts until the fault clears. However, OCP is the only fault that is ignored during the soft-start ramp time ( $t_{\rm SS}$ ). A BOOT fault is a nonlatched condition, so the device automatically recovers when the fault is corrected. #### **ASYNCHRONOUS DIODE PROTECTION** If the asynchronous diode is missing or damaged (open), the SW pin is subject to unusually high negative voltages. This negative voltage may cause the device to malfunction and could lead to damage. The A8591 family includes protection circuitry to detect when the asynchronous diode is missing. If the SW pin is below -1.25 V typically, for more than 50 ns typically, the device enters hiccup mode after detecting 1 missing diode fault. Also, if the asynchronous diode is shorted, the device experiences extremely high currents through the high-side MOSFET. If this occurs, the device enters hiccup mode after detecting one shorted diode fault. #### **OVERVOLTAGE PROTECTION (OVP)** The A8591 family provides an always-on overvoltage protection that monitors $V_{OUT}$ , to protect against $V_{OUT}$ rising at light loads due to high-side switch leakage. In this case, the high-side switch is forced off and the low-side switch continues to operate and can correct the OVP condition, provided only a few milliamperes of pull-down current are required. When the condition causing the overvoltage is corrected, the regulator automatically recovers. During an output overvoltage condition, the device tries for up to 120 counts ( $t_{dPOV\_POR}$ ) to clear the overvoltage condition. If the overvoltage condition is successfully cleared within this time period, NPOR does not go low and the device continues to operate in PFM mode. If the overvoltage fault is not cleared during this time, an NPOR = 0 is declared and the device works indefinitely to reduce the output overvoltage fault. If it is successful in clearing this fault, a delay of approximately 7.5 ms ( $t_{dPOR}$ ) occurs before the NPOR pin returns to the high state. Note that the size of the regulator output capacitor may have an effect on whether the overvoltage condition is cleared within the $t_{dPOV\_POR}$ time period. #### PIN-TO-GROUND AND PIN-TO-PIN SHORT PROTEC-TIONS The A8591 family is designed to satisfy the most demanding automotive applications. For example, the device is carefully designed fundamentally to withstand a short-circuit to ground at each pin without suffering damage. In addition, care was taken when defining the device pin-out to optimize protection against adjacent pin-to-pin short-circuits. For example, logic pins and high-voltage pins are separated as much as possible. Inevitably, some low-voltage pins had to be located adjacent to high-voltage pins; however, in these instances the low-voltage pins are designed to withstand increased voltages, with clamps and/or series input resistance, to prevent damage to the device. #### THERMAL SHUTDOWN (TSD) The A8591 family monitors internal junction temperature and stops switching and pulls NPOR low if it becomes too hot. Also, to prepare for a restart, the internal soft-start voltage ( $V_{SS}$ ) and the voltage at the COMP pin are pulled low until $V_{SS} < V_{SSRST}$ . TSD is a nonlatched fault, so the device automatically recovers if the junction temperature decreases by approximately 20°C. #### **SUMMARY OF A8591 FAMILY FAULT MODES AND OPERATION** | | | During Fault Counting, Before Hiccup Mode | | | | | | | |---------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------|------------------|--------------------------------------------------------------| | Fault Mode | Internal<br>Soft-Start | V <sub>COMP</sub> | High-Side<br>Switch | Low-Side<br>Switch | Boot<br>Charging | NPOR | Latched<br>Fault | Reset<br>Condition | | Output<br>shorted to<br>ground | Hiccup, after<br>120 OCL<br>faults | Clamped for I <sub>LIM</sub> , then pulled low for hiccup | f <sub>OSC</sub> /4 due to<br>V <sub>OUT</sub> < 25%,<br>responds to<br>V <sub>COMP</sub> | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic,<br>remove the<br>short | | Output<br>overcurrent,<br>V <sub>OUT</sub> > 50% | Hiccup, after<br>120 OCL<br>faults | Clamped for I <sub>LIM</sub> , then pulled low for hiccup | f <sub>OSC</sub> ,<br>responds to<br>V <sub>COMP</sub> | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic,<br>decrease load<br>current | | VOUT pin<br>open | Pulled low<br>after 32 cycles | Pulled low<br>after 32 cycles | Forced off by<br>COMP low | Can be<br>activated if<br>BOOT voltage<br>is to low | Not affected | Stays low | No | Automatic,<br>V <sub>OUT</sub> pin<br>reconnected | | Boot capacitor missing | Hiccup, after 7<br>boot OV faults | Not affected<br>but pulled low<br>for hiccup | Forced off<br>when boot OV<br>fault occurs | Forced off<br>when boot OV<br>fault occurs | Off after boot fault occurs | Depends on V <sub>OUT</sub> | No | Automatic,<br>replace<br>capacitor | | Boot capacitor shorted | Hiccup, after<br>64 boot UV<br>faults | Not affected<br>but pulled low<br>for hiccup | Forced off<br>when boot UV<br>fault occurs | Forced off only during hiccup | Off only during hiccup | Depends on V <sub>OUT</sub> | No | Automatic,<br>unshort<br>capacitor | | Asynchronous diode missing | Hiccup after 1<br>fault | Not affected<br>but pulled low<br>for hiccup | Forced off<br>after 1 fault | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic,<br>install diode | | Asynchronous<br>diode (or SW)<br>hard short-to-<br>ground | Hiccup after 1<br>fault | Clamped for I <sub>LIM</sub> , then pulled low for hiccup | Forced off<br>after 1 fault | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic, remove short | | Asynchronous<br>diode (or SW)<br>soft short-to-<br>ground | Hiccup, after<br>120 OCL<br>faults | Clamped for I <sub>LIM</sub> , then pulled low for hiccup | Active, responds to V <sub>COMP</sub> | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Depends on V <sub>OUT</sub> | No | Automatic, remove short | | Output<br>overvoltage,<br>(V <sub>OUT</sub> ><br>3.6 V/5.5 V) | Not affected | Transitions<br>low via loop<br>response | Forced off | Active during t <sub>OFF(MIN)</sub> | Off when V <sub>OUT</sub> is too high | Pulled low<br>when V <sub>OUT</sub> is<br>too high for<br>120 counts | No | Automatic,<br>V <sub>OUT</sub> returns<br>to normal<br>range | | Output<br>undervoltage | Not affected | Transitions<br>high via loop<br>response | Active, responds to V <sub>COMP</sub> | Can be<br>activated if<br>BOOT voltage<br>is too low | Not affected | Pulled low<br>when V <sub>OUT</sub> is<br>too low | No | Automatic,<br>V <sub>OUT</sub> returns<br>to normal<br>range | | FSET shorted<br>to GND or<br>above 1 V | Pulled low | Pulled low | Forced off | Forced off | Forced off | Depends on V <sub>OUT</sub> | No | Auto | | Thermal<br>shutdown<br>(TSD) | Pulled low<br>until<br>V <sub>SS</sub> < V <sub>SSRST</sub><br>and TSD = 0 | Pulled low<br>until<br>V <sub>SS</sub> < V <sub>SSRST</sub><br>and TSD = 0 | Forced off | Disabled | Off | Pulled low | No | Auto, part<br>cools down | #### DESIGN AND COMPONENT SELECTION #### PWM Switching Frequency (R<sub>FSET</sub>) The PWM switching frequency is set by connecting a resistor from the FSET/SYNC<sub>PWM</sub> pin to ground. A graph showing the relationship between the typical switching frequency (y-axis) and the FSET resistor (x-axis) is shown in Figure 11. For a required switching frequency ( $f_{SW}$ ), the FSET resistor value can be calculated as follows: Equation 1: $$R_{\rm FSET} = \frac{27770}{f_{\rm SW}} - 4.78$$ where $f_{SW}$ is in kHz and $R_{FSET}$ is in k $\Omega$ . When the PWM switching frequency is chosen, the user should be aware of the minimum controllable on-time ( $t_{ON(MIN)}$ ) and minimum off-time of the A8591 family. If the system-required on-time is less than $t_{ON(MIN)}$ , switch node jitter occurs and the output voltage has increased ripple or oscillations. The PWM switching frequency should be calculated as follows: Equation 2: $$f_{\text{SW}} < \frac{V_{\text{OUT}}}{t_{\text{ON(MIN)}} \times V_{\text{IN(MAX)}}}$$ where $V_{OUT}$ is the output voltage, $t_{ON(MIN)}$ is the minimum controllable on-time of the A8591 family, and $V_{IN(MAX)}$ is the maximum required operational input voltage (not the peak surge voltage). Figure 11: PWM Switching Frequency versus RFSET If the device synchronization function is employed, the base switching frequency should be chosen such that jitter does not result in the maximum synchronized switching frequency according to Equation 2. #### Output Inductor (L<sub>O</sub>) For a peak current mode regulator, it is common knowledge that, without adequate slope compensation, the system becomes unstable when the duty cycle is near or above 50%. However, the slope compensation in the A8591 family is a fixed value ( $S_E$ ). Therefore, it is important to calculate an inductor value such that the falling slope of the inductor current ( $S_F$ ) works well with the device slope compensation. A range of values for the output inductor can be calculated using Equation 3a and Equation 3b, based on the well-known approach of providing slope compensation that matches 50% to 100% of the down slope of the inductor current. Equation 3a: $$\frac{V_{\rm OUT} + V_{\rm f}}{2 \times S_{\rm E}} \le L_{\rm O} \le \frac{V_{\rm OUT} + V_{\rm f}}{S_{\rm E}}$$ where $L_O$ is in $\mu H$ , $V_f$ is the forward voltage of the asynchronous diode, and the slope compensation ( $S_E$ ) is a function of switching frequency, as follows: Equation 3b: $$S_E = 0.13 \times f_{SW}^2 + 0.69 \times f_{SW}^2 + 0.031$$ where $S_E$ is in A/ $\mu$ s and $f_{SW}$ is in MHz. More recently, Dr. Raymond Ridley presented a formula to calculate the amount of slope compensation required to critically damp the double poles at half the PWM switching frequency (this approach includes the duty cycle (D), which should be calculated at the minimum input voltage to ensure optimal stability): Equation 4: $$L_{\rm O} \ge \frac{V_{\rm OUT} + V_{\rm f}}{S_{\rm E}} \left( 1 - 0.18 \times \frac{V_{\rm IN(MIN)} + V_{\rm f}}{V_{\rm OUT} + V_{\rm f}} \right)$$ To avoid dropout (saturation of the buck regulator), $V_{IN(MIN)}$ must be approximately 1 to 1.5 V above $V_{OUT}$ when calculating the inductor value with Equation 4. If Equation 3a or Equation 4 yields an inductor value that is not a standard value, the next closest available value should be used. The final inductor value should allow for 10% to 20% of initial tolerance and 20% to 30% of inductor saturation. The saturation current of the inductor should exceed the peak current capability of the device. Ideally, for output short-circuit conditions, the inductor should not saturate given the highest pulse-by-pulse current limit at minimum duty cycle ( $I_{LIM(0)}$ ), 4 A (max). This may be too costly. At the very least, the inductor should not saturate given the peak operating current according to: Equation 5: $$I_{\text{PEAK}} = 4.1 - \frac{S_{\text{E}} \times (V_{\text{OUT}} + V_{\text{f}})}{1.15 \times f_{\text{SW}} \times (V_{\text{IN(MAX)}} + V_{\text{f}})}$$ where $V_{IN(MAX)}$ is the maximum continuous input voltage, such as 18 V (not a surge voltage, like 40 V). Starting with Equation 5 and subtracting half of the inductor ripple current provides an interesting equation to predict the typical DC load capability of the regulator at a given duty cycle (D): Equation 6: $$I_{\rm OUT(DC)} \leq 4.1 - \frac{S_{\rm E} \times D}{f_{\rm SW}} - \frac{V_{\rm OUT} \times (1-D)}{2 \times f_{\rm SW} \times L_{\rm O}}$$ After an inductor is chosen, it should be tested during output short-circuit conditions. The inductor current should be monitored using a current probe. A good design should ensure the inductor or the regulator are not damaged when the output is shorted to ground at maximum input voltage and the highest expected ambient temperature. #### **Output Capacitors** The output capacitors filter the output voltage to provide an acceptable level of ripple voltage, and they also store energy to help maintain voltage regulation during a load transient. The voltage rating of the output capacitors must support the output voltage with sufficient design margin. The output voltage ripple ( $\Delta V_{OUT}$ ) is a function of the output capacitor parameters: $C_{O}$ , $ESR_{CO}$ , and $ESL_{CO}$ : Equation 7: $$\begin{split} \Delta V_{\rm OUT} &= & \Delta I_{\rm L} \times {\rm ESR_{CO}} \\ &+ \frac{V_{\rm IN} - V_{\rm OUT}}{L_{\rm O}} & \times {\rm ESL_{CO}} \\ &+ \frac{\Delta I_{\rm L}}{8 f_{\rm SW} C_{\rm O}} \end{split}$$ The type of output capacitors determines which terms of Equa- tion 7 are dominant. For ceramic output capacitors, the $ESR_{CO}$ and $ESL_{CO}$ are virtually zero, so the output voltage ripple is dominated by the third term of Equation 7: Equation 8: $$\Delta V_{ m OUT} \leq \frac{\Delta I_{ m L}}{8 f_{ m SW} C_{ m O}}$$ To reduce the voltage ripple of a design using ceramic output capacitors, simply increase the total capacitance, reduce the inductor current ripple (that is, increase the inductor value), or increase the switching frequency. For electrolytic output capacitors, the value of capacitance is relatively high, so the third term in Equation 7 is very small and the output voltage ripple is determined primarily by the first two terms of Equation 7: Equation 9: $$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \times \text{ESR}_{\text{CO}} + \frac{V_{\text{IN}} - V_{\text{OUT}}}{L_{\text{O}}} \times \text{ESL}_{\text{CO}}$$ To reduce the voltage ripple of a design using electrolytic output capacitors, simply decrease the equivalent $\mathrm{ESR}_{\mathrm{CO}}$ and $\mathrm{ESL}_{\mathrm{CO}}$ by using a high(er) quality capacitor or adding more capacitors in parallel, or reduce the inductor current ripple (that is, increase the inductor value). The ESR of some electrolytic capacitors can be quite high, so Allegro recommends choosing a quality capacitor for which the ESR or the total impedance is clearly documented in the capacitor datasheet. Also, the ESR of electrolytic capacitors usually increases significantly at cold ambients, as much as $10\times$ , which increases the output voltage ripple and, in most cases, reduces the stability of the system. The transient response of the regulator depends on the quantity and type of output capacitors. In general, minimizing the ESR of the output capacitance results in a better transient response. The ESR can be minimized by simply adding more capacitors in parallel or by using higher quality capacitors. At the instant of a fast load transient (di/dt), the output voltage changes by the amount: Equation 10: $$\Delta V_{\text{OUT}} = \Delta I_{\text{L}} \times \text{ESR}_{\text{CO}} + \frac{di}{dt} \times \text{ESL}_{\text{CO}}$$ After the load transient occurs, the output voltage deviates from its nominal value for a short period of time. The length of this time depends on the system bandwidth, the output inductor value, and the output capacitance. Eventually, the error amplifier returns the output voltage to its nominal value. The speed at which the error amplifier returns the output voltage to the set point depends mainly on the closed-loop bandwidth of the system. A higher bandwidth usually results in a shorter time to return to the nominal voltage. However, for a higher-bandwidth system, it may be more difficult to obtain acceptable gain and phase margins. Selection of the compensation components $(R_Z,\,C_Z,\,\text{and}\,C_P)$ are discussed in more detail in the Compensation Components section of this datasheet. ### Low-IQ PFM Output Voltage Ripple Calculation After choosing the output inductor and output capacitor(s), it is important to calculate the output voltage ripple ( $\Delta V_{OUT(PFM)})$ during low-IQ PFM mode. With ceramic output capacitors, the output voltage ripple in PWM mode is usually negligible, but that is not the case during low-IQ PFM mode. The PFM mode comparator requires approximately 20 mV or greater of voltage ripple on the VOUT pin and generates groups of pulses to meet this requirement. However, if a single pulse results in a voltage ripple greater than 20 mV, the voltage ripple becomes dictated by that single pulse. To calculate the voltage ripple from that single pulse, first the peak inductor current must be calculated with slope compensation accounted for. The $I_{\rm PEAK(LO\_IQ)}$ specification does not include slope compensation, so the peak inductor current operating point is calculated as: Equation 11: $$I_{\text{PEAK\_L}} = \frac{I_{\text{PEAK(LO\_IQ)}}}{1 + \frac{S_{\text{E}} \times L_{\text{O}}}{V_{\text{IN}} - V_{\text{OUT}}}}$$ Then, calculate the MOSFET on-time and off-time (Figure 12). The on-time is defined as the time it takes for the inductor current to reach $I_{PEAK\ L}$ : Equation 12: $$t_{\rm ON} = \frac{I_{\rm PEAK\_L} \times L_{\rm O}}{V_{\rm IN} - V_{\rm OUT} - I_{\rm PEAK\_L} \times (R_{\rm DS(on)HS} + L_{\rm O(DCR)})}$$ where $R_{DS(on)}$ is the on-resistance of the internal high-side MOSFET (110 m $\Omega$ (typ)) and $L_{O(DCR)}$ is the DC resistance of the output inductor, L<sub>O</sub>. During this rising time interval, the length of time for the inductor current to rise from 0 A to I<sub>OUT</sub> is: Equation 13: $$t_1 = \frac{I_{\rm OUT} \times L_{\rm O}}{V_{\rm IN} - V_{\rm OUT} - I_{\rm PEAK\_L} \times (R_{\rm DS(on)HS} + L_{\rm O(DCR)})}$$ The off-time is defined as the time it takes for the inductor current to decay from $I_{PEAK\ L}$ to 0 A: Equation 14: $$t_{\text{OFF}} = \frac{I_{\text{PEAK\_L}} \times L_{\text{O}}}{V_{\text{OUT}} + V_{\text{f}}}$$ During this falling time interval, the length of time for the inductor current to fall from I<sub>OUT</sub> to 0 A is: Equation 15: $$t_2 = \frac{I_{\text{OUT}} \times L_{\text{O}}}{V_{\text{OUT}} + V_{\text{f}}}$$ Figure 12: Calculating the Output Ripple Voltage in PFM Mode Given the peak inductor current ( $I_{PEAK\_L}$ ) and the rise and fall times ( $t_{ON}$ and $t_{OFF}$ ) for the inductor current, the output voltage ripple can be calculated for a signal pulse as: Equation 16: $$V_{\text{PP(LO\_IQ)}} = \frac{I_{\text{PEAK\_L}} - I_{\text{OUT}}}{2 \times C_{\text{OUT}}} \times (t_{\text{ON}} + t_{\text{OFF}} - t_1 - t_2)$$ If $V_{PP(LO\_IQ)}$ is greater than the ~20 mV ripple that the PFM comparator requires, the output capacitance or inductor can be adjusted to reduce the PFM mode voltage ripple. In PFM mode, decreasing the inductor value reduces the PFM ripple, but may negatively impact the PWM voltage ripple or maximum load current in PWM mode, or it may change the mode of operation from CCM to DCM. If $V_{PP(LO\_IQ)}$ is less than the ~20 mV requirement, the A8591 operates with multiple pulses at the PWM frequency to meet the ripple requirement. The fixed-frequency operation may result in DCM or CCM operation during the multiple pulses. #### **Input Capacitors** Three factors should be considered when choosing the input capacitors. First, the capacitors must be chosen to support the maximum expected input surge voltage with adequate design margin. Second, the capacitor rms current rating must exceed the expected rms input current to the regulator. Third, the capacitors must have enough capacitance and a sufficiently low ESR to limit the input voltage dV/dt to much less than the hysteresis of the UVLO circuitry (nominally 400 mV for the A8591 family) at maximum loading and minimum input voltage. The input capacitors must deliver an rms current $(I_{RMS})$ according to: Equation 17: $$I_{\text{RMS}} = I_{\text{OUT}} \sqrt{D \times (1 - D)}$$ where the duty cycle (D) is defined as: Equation 18: $$D \approx (V_{OUT} + V_f) / (V_{IN} + V_f)$$ and V<sub>f</sub> is the forward voltage of the asynchronous diode, D1. The normalized input capacitor rms current versus duty cycle is shown in Figure 13. To use this graph, simply find the operational duty cycle (D) on the x-axis and determine the input/output current multiplier on the y-axis. For example, at a 20% duty cycle, the input/output current multiplier is 0.40. Therefore, if the regulator is delivering 2 A of steady-state load current, the input capacitor(s) must support $0.40 \times 2$ A or 0.8 A(rms). Figure 13: Normalized Input Capacitor Ripple versus Duty Cycle The input capacitor(s) must limit the voltage deviations at the VIN pin to significantly less than the device UVLO hysteresis during maximum load and minimum input voltage. The minimum input capacitance can be calculated using: Equation 19: $$C_{\text{IN}} \ge \frac{I_{\text{OUT}} \times D \times (1-D)}{0.85 \times f_{\text{SW}} \times \Delta V_{\text{IN(MIN)}}}$$ where $\Delta V_{IN(MIN)}$ is chosen to be much less than the hysteresis of the $V_{IN}$ UVLO comparator $(\Delta V_{IN(MIN)} \leq 150$ mV is recommended), and $f_{SW}$ is the nominal PWM frequency. The D×(1 – D) term in Equation 17 has an absolute maximum value of 0.25 at 50% duty cycle. So, for example, a very conservative design based on $I_{OUT}$ = 2 A, $f_{SW}$ = 85% of 425 kHz, D×(1 – D) = 0.25, and $\Delta V_{IN}$ = 150 mV yields: Equation 20: $$C_{\text{IN}} \ge \frac{2.0 \text{ (A)} \times 0.25}{361 \text{ (kHz)} \times 150 \text{ (mV)}} = 9.2 \,\mu\text{F}$$ A good design should consider the DC-bias effect on a ceramic capacitor: As the applied voltage approaches the rated value, the capacitance value decreases. This effect is very pronounced with the Y5V and Z5U temperature-characteristic devices (as much as 90% reduction), so these types should be avoided. The X5R and X7R type capacitors should be the primary choices due to their stability versus both DC bias and temperature. For all ceramic capacitors, the DC-bias effect is even more pronounced on smaller sizes of device case, so a good design uses the largest affordable case size (such as 1206 or 1210). Also, it is advisable to select input capacitors with plenty of design margin in the voltage rating to accommodate the worst-case transient input voltage (such as a load dump as high as 40 V for automotive applications). #### **Asynchronous Diode (D1)** There are three requirements for the asynchronous diode. First, the asynchronous diode must be able to withstand the regulator input voltage when the high-side MOSFET is on. Therefore, choose a diode with a reverse voltage rating ( $V_R$ ) that exceeds the maximum expected input voltage (that is, the surge voltage). Second, the forward voltage of the diode ( $V_f$ ) should be minimized or the regulator efficiency suffers. Also, if $V_f$ is too high, the missing-diode protection in the A8591 family could be inappropriately activated. A Schottky-type diode that can maintain a very low $V_f$ when the regulator output is shorted to ground at the coldest ambient temperature is highly recommended. Third, the asynchronous diode must conduct the output current when the high-side MOSFET is off. Therefore, the average forward-current rating of this diode ( $I_{f(av)}$ ) must be high enough to deliver the load current according to: Equation 21: $$I_{f(av)} \ge I_{OUT(MAX)} (1 - D_{MIN})$$ where $D_{MIN}$ is the minimum duty cycle, as defined in Equation 19, and $I_{OUT(MAX)}$ is the maximum continuous output current of the regulator. #### **Bootstrap Capacitor** A bootstrap capacitor must be connected between the BOOT and SW pins to provide floating gate drive to the high-side MOSFET. Usually, 47 nF is an adequate value. This capacitor should be a high-quality ceramic capacitor, such as an X5R or X7R, with a voltage rating of at least 16 V. The A8591 family incorporates a 10 $\Omega$ low-side MOSFET to ensure that the bootstrap capacitor is always charged, even when the converter is lightly loaded or pre-biased. ### Compensation Components $(R_7, C_7, and C_P)$ To properly compensate the system, it is important to understand where the buck power stage, load resistance, and output capacitance form their poles and zeros in frequency. Also, it is important to understand that the (Type II) compensated error amplifier introduces a zero and two more poles, and where these should be placed to maximize system stability, provide a high bandwidth, and optimize the transient response. First, consider the power stage of the A8591 family, the output capacitors, and the load resistance. This circuitry is commonly referred as the *control-to-output* transfer function. The low-frequency gain of this circuitry depends on the COMP to SW current gain ( $g_{mPOWER}$ ), and the value of the load resistor ( $R_L$ ). The DC gain ( $G_{CO(0HZ)}$ ) of the control-to-output is: Equation 22: $$G_{CO(0Hz)} = g_{mPOWER} \times R_L$$ The control-to-output transfer function has a pole $(f_{P1})$ , formed by the output capacitance $(C_{OUT})$ and load resistance $(R_L)$ , located at: Equation 23: $$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}}$$ The control-to-output transfer function also has a zero ( $f_{Z1}$ ) formed by the output capacitance ( $C_{OUT}$ ) and its associated ESR: Equation 24: $$f_{\rm Z1} = \frac{1}{2\pi \times \rm{ESR} \times C_{\rm OUT}}$$ For a design with very low ESR-type output capacitors (such as ceramic or OSCON output capacitors), the ESR zero, $f_{Z1}$ , is usually at a very high frequency, so it can be ignored. On the other hand, if the ESR zero falls below or near the 0 dB crossover frequency of the system (as happens with electrolytic output capacitors), it should be cancelled by the pole formed by the $C_P$ capacitor and the $R_Z$ resistor (discussed and identified later as $f_{P3}$ ). A Bode plot of the control-to-output transfer function for the configuration shown in the Typical Application Diagram, with $V_{OUT} = 5$ V, $I_{OUT} = 2$ A, and $R_L = 2.5$ $\Omega$ , is shown in Figure 14. The pole at $f_{P1}$ can easily be seen at 1.2 kHz, while the ESR zero, $f_{Z1}$ , occurs at a very high frequency, 600 kHz (this is typical for a design using ceramic output capacitors). Figure 14: Control-to-Output Bode Plot NOTE: Due to the double-pole at half the switching frequency, there is more than 90° of total phase shift. Next, consider the error amplifier ( $g_m$ ), and the compensation network $R_Z$ - $C_Z$ - $C_P$ . It greatly simplifies the transfer function derivation if $R_O >> R_Z$ , and $C_Z >> C_P$ . In most cases, $R_O > 2~M\Omega$ , $1~k\Omega < R_Z < 100~k\Omega$ , $220~pF < C_Z < 47~nF$ , and $C_P < 50~pF$ , so the following equations are very accurate. The low-frequency gain of the control section $(G_{C(0Hz)})$ is calculated as: Equation 25: $$G_{C(0 Hz)} = g_m \times R_0 = A_{VOL}$$ where $V_{OUT}$ is the output voltage, $V_{FB}$ is the reference voltage (0.8 V), $g_m$ is the error amplifier transconductance, and $R_O$ is the error amplifier output impedance $(A_{VOL}/g_m)$ . The transfer function of the Type-II compensated error amplifier has a (very) low-frequency pole ( $f_{P2}$ ) dominated by the output error amplifier output impedance ( $R_O$ ) and the $C_Z$ compensation capacitor: Equation 26: $$f_{\rm P2} = \frac{1}{2\pi \times R_{\rm O} \times C_{\rm Z}}$$ The transfer function of the Type-II compensated error amplifier also has frequency zero ( $f_{Z2}$ ) dominated by the $R_Z$ resistor and the $C_Z$ capacitor: Equation 27: $$f_{Z2} = \frac{1}{2\pi \times R_Z \times C_Z}$$ Last, the transfer function of the Type-II compensated error amplifier has a (very) high-frequency pole ( $f_{P3}$ ) dominated by the $R_Z$ resistor and the $C_P$ capacitor: Equation 28: $$f_{\rm P3} = \frac{1}{2\pi \times R_{\rm Z} \times C_{\rm P}}$$ A Bode plot of the error amplifier and its compensation network is shown in Figure 15, where $f_{P2}$ , $f_{P3}$ , and $f_{Z2}$ are indicated on the gain plot. Notice that the zero ( $f_{Z2}$ at 2.6 kHz) has been placed so that it is just above the pole at $f_{P1}$ previously shown at 1.2 kHz in the control-to-output Bode plot (Figure 14). Placing $f_{Z2}$ just above $f_{P1}$ results in excellent phase margin, but relatively slow transient recovery time, as shown later. Finally, consider the combined Bode plot of both the control-to-output and the compensated error amplifier (Figure 16). Careful examination of this plot shows that the magnitude and phase of the entire system (red curve) are simply the sum of the error amplifier response (blue curve) and the control-to-output response (green curve). As shown in Figure 16, the bandwidth of this system (f<sub>c</sub>) is 60 kHz, the phase margin is 69 degrees, and the gain margin is 14 dB. Complete designs for several common output voltages at 2 MHz, 425 kHz, and 300 kHz are provided in the Recommended Component Values table. 60 40 40 20 -20 -40 -60 PM ≈ 45 deg PM ≈ 45 deg PM ≈ 45 deg Frequency (Hz) Figure 15: Type-II Compensated Error Amplifier Bode Plot Figure 16: Bode Plot of the Complete System (red curve) #### **Generalized Tuning Procedure** This section presents a methodology to systematically apply design considerations provided above. 1. Choose the system bandwidth ( $f_C$ ). This is the frequency at which the magnitude of the gain crosses 0 dB. Recommended values for $f_C$ , based on the PWM switching frequency, are in the range $f_{SW}/20 < f_C < f_{SW}/7.5$ . A higher value of $f_C$ generally provides a better transient response, while a lower value of $f_C$ generally makes it easier to obtain higher gain and phase margins. Calculate the R<sub>Z</sub> resistor value. This sets the system bandwidth (f<sub>C</sub>): $$R_{\rm z} = f_{\rm C} \times \frac{2\pi \times C_{\rm OUT}}{g_{\rm mPOWER} \times g_{\rm m}}$$ 3. Determine the frequency of the pole $(f_{P1})$ . This pole is formed by $C_{OUT}$ and $R_L$ . Use Equation 23 (repeated here): $$f_{\rm P1} = \frac{1}{2\pi \times R_{\rm L} \times C_{\rm OUT}}$$ #### **Recommended Component Values** | ., | V 6 P | | | C <sub>0</sub> [1] | R <sub>Z</sub> + C <sub>Z</sub> // C <sub>P</sub> | | | | |-------------------------|--------------------------|---------------------------|------------------------|--------------------|---------------------------------------------------|------------------------|------------------------|--| | V <sub>OUT</sub><br>(V) | f <sub>SW</sub><br>(kHz) | R <sub>FSET</sub><br>(kΩ) | L <sub>O</sub><br>(μΗ) | (μF) | R <sub>Z</sub><br>(kΩ) | C <sub>Z</sub><br>(pF) | C <sub>P</sub><br>(pF) | | | 3.3<br>(A8591-1) | 300 | 86.6 | 10<br>(DR-1050-100-R) | 38 | 24.9 | 1500 | 22 | | | 5<br>(A8591) | 300 | 00.0 | 22<br>(744770122) | 53 | 35.7 | 1500 | 15 | | | 3.3<br>(A8591-1) | 425 | 50 | 10<br>(DR-1050-100-R) | 38 | 34 | 560 | 15 | | | 5<br>(A8591) | 425 | 59 | 10<br>(DR-1050-100-R) | 53 | 47.5 | 680 | 8 | | | 3.3<br>(A8591-1) | 2000 | 9.31 | 3.3<br>(74437346033) | 32 | 39.2 | 1000 | 3.3 | | | 5<br>(A8591) | 2000 | 9.31 | 4.7<br>(74437346047) | 32 | 54.9 | 1000 | 3.3 | | [1] The user must consider negative tolerance and DC-bias effect when choosing components to obtain $C_{\rm O}$ . ### A8591 # Wide Input Voltage, 2 A Buck Regulator Family with Low-IQ Mode Calculate a range of values for the C<sub>Z</sub> capacitor using: Equation 30: $$\frac{4}{2\pi \times R_Z \times f_{\rm C}} < C_Z < \frac{1}{2\pi \times R_Z \times 1.5 \times f_{\rm Pl}}$$ To maximize system stability (that is, to have the greatest gain margin), use a higher value of $C_Z$ . To optimize transient recovery time, although at the expense of some phase margin, use a lower value of $C_Z$ . 5. Calculate the frequency of the ESR zero $(f_{Z1})$ formed by the output capacitor(s) by using Equation 24 (repeated here): $$f_{\rm Z1} = \frac{1}{2\pi \times \rm{ESR} \times C_{\rm OUT}}$$ If $f_{Z1}$ is at least 1 decade higher than the target crossover frequency $(f_C)$ , $f_{Z1}$ can be ignored. This is usually the case for a design using ceramic output capacitors. Use Equation 28 to calculate the value of $C_P$ by setting $f_{P3}$ to either $5 \times f_C$ or $f_{SW}/2$ , whichever is higher. Alternatively, if $f_{Z1}$ is near or below the target crossover frequency $(f_C)$ , use Equation 28 to calculate the value of $C_P$ by setting $f_{P3}$ equal to $f_{Z1}$ . This is usually the case for a design using high-ESR electrolytic output capacitors. #### POWER DISSIPATION AND THERMAL CALCULATIONS The power dissipated in the A8591 family is the sum of the power dissipated from the VIN supply current ( $P_{IN}$ ), the power dissipated due to the switching of the high-side power MOS-FET ( $P_{SW}$ ), the power dissipated due to the rms current being conducted by the high-side MOSFET ( $P_{COND}$ ), and the power dissipated by the gate drivers ( $P_{DRIVER}$ ). The power dissipated from the VIN supply current can be calculated using: Equation 31: $$P_{IN} = V_{IN} \times I_O + (V_{IN} - V_{GS}) \times Q_G \times f_{SW}$$ where: V<sub>IN</sub> is the input voltage, $I_Q$ is the input quiescent current drawn by the device (nominally 2.5 mA). $V_{GS}$ is the MOSFET gate drive voltage (typically 5 V), $Q_{G}$ is the MOSFET gate charge (approximately 2.5 nC), and $f_{SW}$ is the PWM switching frequency. The power dissipated by the internal high-side MOSFET during PWM switching can be calculated using: Equation 32: $$P_{\text{SW}} = \frac{V_{\text{IN}} \times I_{\text{OUT}} \times (t_{\text{r}} + t_{\text{f}}) \times f_{\text{SW}}}{2}$$ where: V<sub>IN</sub> is the input voltage, I<sub>OUT</sub> is the output current, f<sub>SW</sub> is the PWM switching frequency, and $t_r$ and $t_f$ are the rise and fall times measured at the SW node. The exact rise and fall times at the SW node depend on the external components and PCB layout, so each design should be measured at full load. Approximate values for both $t_r$ and $t_f$ range from 10 to 15 ns. The power dissipated by the high-side MOSFET while it is conducting can be calculated using: Equation 33: $$\begin{split} P_{\mathrm{COND}} &= I_{\mathrm{rms(FET)}}^2 \times R_{\mathrm{DS(on)HS}} \\ &= \left( \frac{V_{\mathrm{OUT}} + V_{\mathrm{f}}}{V_{\mathrm{IN}} + V_{\mathrm{f}}} \right) \times \left( I_{\mathrm{OUT}}^2 + \frac{\Delta I_{\mathrm{L}}^2}{12} \right) \times R_{\mathrm{DS(on)HS}} \end{split}$$ where: $I_{OUT}$ is the regulator output current, $\Delta I_L$ is the peak-to-peak inductor ripple current, and $R_{DS(on)HS}$ is the on-resistance of the high-side MOSFET. The $R_{DS(on)}$ of the MOSFET has some initial tolerance plus an increase from self-heating and elevated ambient temperatures. A conservative design should accommodate an $R_{DS(on)}$ with at least a 15% initial tolerance plus 0.39%/°C increase due to temperature. The power dissipated by the internal gate drivers can be calculated using: Equation 34: $$P_{DRIVER} = Q_G \times V_{GS} \times f_{SW}$$ where: $Q_G$ is the gate charge to drive the MOSFET to $V_{GS} = 5 \text{ V}$ (about 2.5 nC), $V_{GS}$ is the gate drive voltage (typically 5 V), and $f_{SW}$ is the PWM switching frequency. Bias power dissipation at VOUT pin: Equation 35: $$P_{bias} = V_{OUT} \times I_{IN} = 5 \ V (or 3.3 \ V) \times 2.5 \ mA$$ Finally, the total power dissipated by the device $(P_{TOTAL})$ is the sum of the previous equations: Equation 36: $$P_{TOTAL} = P_{IN} + P_{SW} + P_{COND} + P_{DRIVER} + P_{bias}$$ The average junction temperature can be calculated using: Equation 37: $$T_J = P_{TOTAL} + R_{\theta JA} + T_A$$ where: $P_{TOTAL}$ is the total power dissipated as described in Equation 36, $R_{\theta JA}$ is the junction-to-ambient thermal resistance (34°C/W on a 4-layer PCB), and T<sub>A</sub> is the ambient temperature. The maximum junction temperature is dependent on how efficiently heat can be transferred from the PCB to ambient air. It is critical that the thermal pad on the bottom of the IC is connected to at least one ground plane using multiple vias. As with any regulator, there are limits to the amount of heat that can be dissipated before risking thermal shutdown. There are trade-offs among ambient operating temperature, input voltage, output voltage, output current, switching frequency, PCB thermal resistance, airflow, and other nearby heat sources. Even a small amount of airflow reduces the junction temperature considerably. #### PCB COMPONENT PLACEMENT AND ROUTING A good PCB layout is critical if the A8591 family is to provide clean, stable output voltages. Follow these guidelines to ensure a good PCB layout. A typical buck converter schematic with the critical power paths/loops is shown in Figure 17. An example PCB component placement and routing with the same critical power paths/loops from the schematic is shown in Figure 18. - By far, the highest dI/dt in the asynchronous buck regulator occurs at the instant the high-side MOSFET turns on and the capacitance of the asynchronous Schottky diode (200 to 1000 pF) is quickly charged to V<sub>IN</sub>. The ceramic input capacitors must deliver this fast, short pulse of current. Therefore, the loop—from the ceramic input capacitors through the high-side MOSFET and into the asynchronous diode to ground—must be minimized. Ideally, these components are all connected using only the top metal (that is, do not use vias to other power/signal layers). - When the high-side MOSFET is on, current flows from the input supply and capacitors, through the high-side MOSFET, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. - 3. When the high-side MOSFET is off, freewheeling current flows from ground, through the asynchronous diode, into the load via the output inductor, and back to ground. This loop should be minimized and have relatively wide traces. - 4. The voltage on the SW node transitions from 0 V to $V_{\rm IN}$ very quickly and is the root cause of many noise issues. It is best to place the asynchronous diode and output inductor close - to the device to minimize the size of the SW polygon. Also, keep low-level analog signals (like FB and COMP) away from the SW polygon. - To have the highest output voltage accuracy, the output voltage sense trace should be connected as close as practical to the load. - Place the compensation components (R<sub>Z</sub>, C<sub>Z</sub>, and CP) as close as practical to the COMP pin. Place vias to the GND plane as close as practical to these components. - 7. Place the bootstrap capacitor (C<sub>BOOT</sub>) near the BOOT pin and keep the routing from this capacitor to the SW polygon as short as practical. - When connecting the input and output ceramic capacitors, use multiple vias to GND and place the vias as close as practical to the pads of the components. - To minimize PCB losses and improve system efficiency, the input and output traces should be as wide as practical and be duplicated on multiple layers, if practical. - 10. To improve thermal performance, place multiple vias to the GND plane around the anode of the asynchronous diode. - 11. The thermal pad under the device must connect to the GND plane using multiple vias. More vias ensure the lowest junction temperature and highest efficiency. - 12. EMI/EMC issues are always a concern. Allegro recommends having component locations for an RC snubber from SW to ground. The resistor should be 1206 size. Figure 17: Typical Buck Converter with Critical Paths/Loops Shown Loop 1 (red): At the instant Q1 turns on, Schottky diode D1, which is very capacitive, must be very quickly shut off (only 5 to 15 ns of charging time). This spike of charging current must come from the local input ceramic capacitor, CIN1. This spike of current is quite large and can be an EMI/EMC issue if the loop is not minimized. Therefore, the input capacitor CIN1 and Schottky diode D1 must be placed on the same (top) layer, be located near each other, and be grounded at virtually the same point on the PCB. Loop 2 (magenta): When Q1 is off, freewheeling inductor current must flow from ground through diode D1 (SW is at $-V_f$ ), into the output inductor, out to the load and return via ground. While Q1 is off, the voltage on the output capacitors decreases. The output capacitors and Schottky diode D1 should be placed on the same (top) layer, be located near each other, and be sharing a good, low-inductance ground connection. Loop 3 (blue): When Q1 is on, current flows from the input supply and input capacitors through the output inductor and into the load and the output capacitors. At this time, the voltage on the output capacitors increases. Figure 18: Example PCB Component Placement and Routing #### PACKAGE OUTLINE DRAWING #### For Reference Only – Not for Tooling Use (Reference JEDEC MO-229) Dimensions in millimeters – NOT TO SCALE Exact case and lead configuration at supplier discretion within limits shown Figure 19: Package EJ, Wettable Flank DFN-10 with Exposed Thermal Pad ### A8591 # Wide Input Voltage, 2 A Buck Regulator Family with Low-IQ Mode #### **Revision History** | Number | Date | Description | |--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | December 17, 2015 | Initial Release | | 1 | May 1, 2020 | Minor editorial updates | | 2 | June 26, 2025 | Updated electrical characteristic conditions (pages 6–9) and made minor editorial changes throughout (all pages), including: addition of hyperlinks for cross references (figures, tables, equations, and sections), minimization of use of uppercase letters, elimination of the use of the future tense ("will") where appropriate, removal of offensive language ("normal" changed to "typical"), use of numbers for footnotes instead of symbols, removal of footnotes from pages where they are not mentioned, enclosure of footnote reference in the text within brackets, and formatting of table grid lines (not marked). | Copyright 2025, Allegro MicroSystems. Allegro MicroSystems reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in any devices or systems, including but not limited to life support devices or systems, in which a failure of Allegro's product can reasonably be expected to cause bodily harm. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use. Copies of this document are considered uncontrolled documents.