# 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC ### **Features and Benefits** - Hall-effect current monitor—no external sense resistor required - PGOOD and PGOOD indication - Analog output voltage (factory trimmed for gain and offset) proportional to applied current - External high-side FET gate drive - 240V\*A power fault protection with user-selectable delay - Overcurrent fault protection with user-selectable delay - Fault protection isolates failed supply from output in <2 μs - 1.5 m $\Omega$ internal conductor resistance - Active low latched Fault indicator output signal - User controlled soft start / hot-swap function - Logic enable input pin Approximate Scale - 10.8 to 13.2 V, single-supply operation - 2 kV ESD protection for all pins ### Package: 24 pin QSOP (suffix LF) ## **Description** The ACS761 combines Allegro<sup>™</sup> Hall-effect current sense technology with a hot-swap controller resulting in a more efficient integrated controller for 12 V applications. By eliminating the need for a shunt resistor, the I<sup>2</sup>R losses in the power path are reduced. When the ACS761 is externally enabled, and the voltage rail is above the internal UVLO threshold, the internal charge pump drives the gate of the external FET. When the load voltage reaches its target value $P_{\rm GOOD}$ is asserted high. When a fault is detected, the gate is disabled while simultaneously alerting the application that a fault has occurred. The integrated protection in the ACS761 incorporates three levels of fault protection, which includes a Power Fault with user-selectable delay, an Overcurrent Fault threshold with user-selectable delay, and Short Circuit protection, which disables the gate in less than 2 $\mu s$ . These faults are indicated to the host system via the Fault pin and are cleared upon reasserting enable high. # **Typical Application** # 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC ### **Selection Guide** | Part Number | Package | Packing* | |-------------------|----------------------|------------------| | ACS761ELFTR-20B-T | QSOP24 surface mount | 2500 pieces/reel | <sup>\*</sup>Contact Allegro for additional packing options ## **Absolute Maximum Ratings** | Characteristic | Symbol | Notes | Rating | Units | |-----------------------------------------|----------------------------|--------------|------------|-------| | Forward Voltage, IPx pins* | V <sub>CC</sub> | | 24 | V | | GATE Drive Output Voltage* | $V_{GATE}$ | | 32 | V | | FB+ Forward Voltage* | V <sub>FB+</sub> | | 24 | V | | EN Forward Voltage* | $V_{EN}$ | | 32 | V | | All Other Pins Forward Voltage | V <sub>IN</sub> | | 8 | V | | Reverse DC Voltage, All Pins* | V <sub>R</sub> | | -0.5 | V | | Reverse Transient DC Voltage, All Pins* | V <sub>r</sub> | VIOUT to GND | <b>-</b> 5 | V | | Current Sense Output Current Source | I <sub>VIOUT(Source)</sub> | | 1 | mA | | Current Sense Output Current Sink | I <sub>VIOUT(Sink)</sub> | VCC to VIOUT | 1 | mA | | Operating Ambient Temperature | T <sub>A</sub> | Range E | -40 to 85 | °C | | Maximum Junction Temperature | T <sub>J</sub> (max) | | 165 | °C | | Storage Temperature | T <sub>stg</sub> | | -65 to 165 | °C | <sup>\*</sup> With respect to GND. # **Pin-out Diagram** ## **Terminal List Table** | Number | Name | Function | |--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-6 | IP+ | Primary sampled current conduction path input; power input pins: connected to V <sub>CC</sub> . | | 7 | EN | Enable pin. The falling edge on the EN pin clears an overpower, overcurrent, or short circuit fault. | | 8 | VIOUT | Analog output. Output voltage on this pin is proportional to the current flowing from the IP+ pins to the IP- pins. | | 9 | NC | No connect. Connection to ground is recommended. | | 10 | CG | Terminal for $C_G$ capacitor. May be used to adjust the turn-on time and soft start control of an external MOSFET, S1. Voltage on this pin limits inrush current through MOSFET S1. Set via external capacitance, $C_G$ , connected between this pin and GND. This capacitor is charged by an internal 20 $\mu$ A current source. | | 11 | OCDLY | Terminal for external capacitor, $C_{OCD}$ , Used to adjust delay for overcurrent shutdown, set via the external capacitor, $C_{OCD}$ , connected between this pin and GND. | | 12 | OPDLY | Terminal for external capacitor, $C_{\text{OPD}}$ , Used to adjust delay for overpower shutdown, set via the external capacitor, $C_{\text{OPD}}$ , connected between this pin and GND. | | 13 | FAULT | Active low; output signal for device short circuit and overpower faults. Connect a pull-up resistor between this pin and the 3.3 V rail. | | 14 | PGOOD | Active low; output signal indicating load voltage has risen to the proper level. | | 15 | FB+ | Input of positive feedback on output voltage. Used to determine overpower fault threshold by difference between FB+ and GND pins. | | 16 | PGOOD | Active high; output signal indicating load voltage has risen to the proper level. | | 17 | GND | Terminal for ground connection. | | 18 | GATE | Terminal for external MOSFET, S1. Provides output voltage to drive S1. Current through S1 is controlled at start-up by external capacitance connected between the CG pin and GND. | | 19-24 | IP- | Primary sampled current conduction path output; power output pins. | ## **Functional Block Diagram** # 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC ## **OPERATING CHARACTERISTICS** valid at $V_{CC}$ = 12 V, $T_A$ = 0°C to 85°C, unless otherwise noted | Characteristic Symbol | | Test Conditions | | Тур. | Max. | Units | |--------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------|------|--------|------|---------| | General Electrical Characteristics | | | | | | | | Source Current I <sub>SOURCE</sub> | | T <sub>A</sub> = 25°C, VIOUT connected to GND | | 250 | _ | μΑ | | Linear Sensing Range | I <sub>P</sub> | Current flows from IP+ to IP- pins | 0 | _ | 55 | Α | | Primary Conductor Resistance | R <sub>PRIMARY</sub> | T <sub>A</sub> = 25°C | _ | 1.5 | _ | mΩ | | Supply Voltage | V <sub>cc</sub> | Voltage applied to IP+ pins | 10.8 | 12 | 13.2 | V | | Supply Current | I <sub>cc</sub> | | _ | 8 | 10.5 | mA | | Lindan (altaga Lagicout (LIVII O) | V <sub>UVLOH</sub> | V <sub>CC</sub> rising and CG pin current source turns on, EN pin = high | | _ | 10.5 | V | | Undervoltage Lockout (UVLO) | V <sub>UVLOL</sub> | V <sub>CC</sub> falling and CG pin current source turns off, EN pin = high | 7.0 | _ | _ | V | | UVLO Delay to Chip Enable/ Disable | t <sub>UVLOE</sub> | Enabling, measured from rising $V_{CC} > V_{UVLOH}$ to $V_{GATE} > 1 V_{L}$ EN pin = high | - | 700 | 1100 | μs | | OVEO Bolay to Only Enable? Bloadle | t <sub>UVLOD</sub> | Disabling, measured from falling $V_{CC} < V_{UVLOL}$ to $V_{GATE} < 1 V_{L} EN pin = high$ | - | 1 | 2.5 | μs | | FB+ Input Resistance | R <sub>FB</sub> | T <sub>A</sub> = 25°C | _ | 240 | - | kΩ | | Current Sense Performance Charac | cteristics | | | | | | | VIOUT Analog Output Propagation Time | | $T_A = 25^{\circ}\text{C}$ , $I_P = 0 \rightarrow 20$ A, capacitance from VIOUT to GND = 100 pF | - | 2 | - | μs | | VIOUT Analog Output 10-90% Rise Time | t <sub>r</sub> | $T_A = 25^{\circ}\text{C}$ , $I_P = 0 \rightarrow 20$ A, capacitance from VIOUT to GND = 100 pF | - | 5 | - | μs | | VIOUT Load Capacitance | C <sub>LOAD</sub> | | _ | _ | 1 | nF | | VIOUT Load Resistance | R <sub>LOAD</sub> | | 20 | _ | _ | kΩ | | VIOUT Analog Signal Bandwidth <sup>1</sup> | f <sub>3dB</sub> | -3 dB, lp = 10 A peak-to-peak, T <sub>A</sub> = 25°C, no external device filter, capacitance from VIOUT to GND = 100 pF | _ | 50 | _ | kHz | | VIOLIT As also of Circus I Committee its | Sens | T <sub>A</sub> = 25°C | _ | 65 | _ | mV/A | | VIOUT Analog Signal Sensitivity | | Over full ambient operating temperature range | 63 | _ | 69 | mV/A | | | | $T_A = 0$ °C to 25°C | _ | 0.042 | _ | mV/A/°C | | Sensitivity Slope Over Temperature | ∆Sens <sub>TA</sub> | T <sub>A</sub> = 25°C to 85°C | _ | 0.027 | _ | mV/A/°C | | VIOUT Analog Noise Level <sup>2</sup> | V <sub>NOISE(PP)</sub> | Mean peak-to-peak, T <sub>A</sub> = 25°C, 50 kHz external device filter | _ | 20 | _ | mV | | VIOUT Analog Nonlinearity E <sub>LIN</sub> | | Over full ambient operating temperature range and linear sensing range | - | ±0.5 | ±1 | % | | Zero Current Output Voltage V <sub>IOUT(Q)</sub> | | $T_A = 0$ °C to 85°C | 0.18 | 0.2 | 0.22 | V | | Zero Current Output Slope Over | $\Delta I_{OUT(Q)TA}$ | $T_{\Delta} = 0^{\circ}\text{C to } 25^{\circ}\text{C}$ | _ | -0.148 | _ | mV/°C | | Temperature | | T <sub>A</sub> = 25°C to 85°C | _ | -0.057 | _ | mV/°C | | 0.1.17.11. 0.1.11.2 | V <sub>OL</sub> | T <sub>A</sub> = 25°C | _ | 0.15 | _ | V | | Output Voltage Saturation <sup>3</sup> | V <sub>OH</sub> | T <sub>A</sub> = 25°C | _ | 3.71 | _ | V | | V/OLIT Total F === 0/ of l | | $T_A = 25^{\circ}C$ , $I_P = 20 A$ | _ | <±1.0 | _ | % | | VIOUT Total Error % of I <sub>P</sub> | E <sub>TOT</sub> | T <sub>A</sub> = 0°C to 85°C, I <sub>P</sub> = 20 A | -4 | _ | 4 | % | Continued on the next page... 5 # 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC ## **OPERATING CHARACTERISTICS (continued)** valid at $V_{CC}$ = 12 V, $T_A$ = 0°C to 85°C, unless otherwise noted | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | |-------------------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|-------|--| | Operational Supply Indicator Performance Characteristics | | | | | | | | | PGOOD Output Voltage V <sub>PGOODOL</sub> | | I <sub>PGOOD</sub> = 3 mA sink current | | _ | 0.4 | V | | | PGOOD Output Leakage Current | I <sub>PGOODOH</sub> | V <sub>PGOOD</sub> = 3.3 V | _ | - | 1 | μA | | | PGOOD Activation Threshold | V <sub>PGOODHIGH</sub> | $T_A = 25^{\circ}C$ ; FB+ = 0 V $\rightarrow$ 12 V | _ | 10.2 | 10.8 | V | | | PGOOD Deactivation Threshold | V <sub>PGOODLOW</sub> | $T_A = 25^{\circ}C; FB+ = 12 V \rightarrow 0 V$ | 9.6 | 9.8 | _ | V | | | PGOOD Output Voltage | V <sub>PGOODOL</sub> | I <sub>PGOOD</sub> = 3 mA sink current | _ | _ | 0.4 | V | | | PGOOD Output Leakage Current | I <sub>PGOODOH</sub> | V <sub>PGOOD</sub> = 3.3 V | _ | _ | 1 | μΑ | | | PGOOD Deactivation Threshold | V <sub>PGOODHIGH</sub> | $T_A = 25^{\circ}\text{C}$ ; FB+ = 0 V $\rightarrow$ 12 V | _ | 10.2 | 10.8 | V | | | PGOOD Activation Threshold | V <sub>PGOODLOW</sub> | $T_A = 25^{\circ}\text{C}; FB+ = 12 \text{ V} \rightarrow 0 \text{ V}$ | 9.6 | 9.8 | _ | V | | | <b>Current Fault Performance Charact</b> | eristics | | | | | | | | Overpower Fault Threshold | P <sub>F(th)</sub> | T <sub>A</sub> = 0°C to 85°C | 221 | 230 | 238 | W | | | Overpower Fault Signal Delay <sup>4</sup> | t <sub>PFL</sub> | $T_A$ = 25°C, measured from $\overline{FAULT}$ signal to $V_{GATE}$ < 1 V, OPDLY pin open, load step from 17 to 23 A in 100 ns | - | 11 | 18 | μs | | | Internal –3 dB Filter Frequency for FB+ Pin | f <sub>FBFILT</sub> | T <sub>A</sub> = 25°C | - | 50 | - | kHz | | | Overcurrent Fault Signal Delay <sup>4</sup> | t <sub>CFL</sub> | Measured from FAULT signal to V <sub>GATE</sub> < 1 V, OCDLY pin open, OPDLY = 0 V, load step from 17 to 55 A in 1 µs | _ | 8 | 12 | μs | | | Device IP Short Circuit Fault<br>Threshold <sup>5</sup> | I <sub>PF</sub> | | 60 | 130 | 160 | А | | | Device IP Overcurrent Fault Threshold | | T <sub>A</sub> = 0°C to 85°C | 35 | 40 | 45 | А | | | Short Circuit/Overcurrent Fault Gate Delay | t <sub>SC</sub> | Measured from $\overline{\text{FAULT}}$ signal to $V_{\text{GATE}} < 1 \text{ V}$ , includes $t_{\text{GF}}$ | - | 2 | 3 | μs | | | Fault Related Signal Characteristics | | | | | | | | | Internal Pull Down Resistance Between EN and GND R <sub>EN</sub> | | T <sub>A</sub> = 25°C | _ | 100 | _ | kΩ | | | EN Voltage Threshold <sup>6</sup> | V <sub>ENH</sub> | IC enabled when V <sub>EN</sub> > V <sub>ENH</sub> | 2 | _ | _ | V | | | | V <sub>ENL</sub> | IC disabled when V <sub>EN</sub> < V <sub>ENL</sub> | _ | - | 0.55 | V | | | Enable Signal Duration | t <sub>EN</sub> | $C_X$ in $\mu F,$ where Cx is the largest capacitance among: $C_G,$ $C_{OCD},$ and $C_{OPD}$ | 8×C <sub>X</sub> | _ | - | ms | | | FAULT Output Voltage | V <sub>FAULTOL</sub> | I <sub>FAULT</sub> = 3 mA sink current | _ | _ | 0.4 | V | | | FAULT Output Leakage Current | I <sub>FAULTIH</sub> | V <sub>FAULT</sub> = 3.3 V | _ | _ | 1 | μA | | Continued on the next page... # 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC #### OPERATING CHARACTERISTICS (continued) valid at V<sub>CC</sub> = 12 V, T<sub>A</sub> = 0°C to 85°C, unless otherwise noted | Characteristic | Symbol | Test Conditions | Min. | Тур. | Max. | Units | | |---------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|-------|--| | Gate Drive Performance Characteristics | | | | | | | | | Nominal Gate Voltage | $V_{GATE}$ | T <sub>A</sub> = 25°C | _ | V <sub>CC</sub> +10 | _ | V | | | Gate Voltage Tolerance | $\Delta V_{GATE}$ | T <sub>A</sub> = 25°C | _ | _ | ±2 | V | | | Average GATE Drive Current | I <sub>GD</sub> | V <sub>CC</sub> = 12 V, T <sub>A</sub> = 25°C | 30 | 50 | 70 | μΑ | | | Charge Pump Switching Frequency | f <sub>CP</sub> | T <sub>A</sub> = 25°C | _ | 1 | _ | MHz | | | GATE Rise Time t <sub>GR</sub> | | $T_A$ = 25°C, external MOSFET S1 gate capacitance = 5.8 nF, measured from $V_{GATE}$ = 0 to 15 V, CG pin open, no output load capacitance | _ | 1 | _ | ms | | | GATE Sink Resistance <sup>7</sup> | R <sub>Gsink</sub> | < 5 µs after gate voltage falls low | _ | 20 | 30 | Ω | | | GATE Sink Steady State<br>Resistance <sup>7</sup> | R <sub>Gsink(ss)</sub> | > 80 µs after gate voltage falls low | _ | 100 | _ | kΩ | | | GATE Shutdown Delay | t <sub>GSD</sub> | Measured from fault event to start of GATE pull down | _ | 200 | _ | ns | | | GATE Maximum Fall Time t <sub>GF</sub> | | Measured from V <sub>GATE</sub> = 90% of maximum to V <sub>GATE</sub> < 1 V, while EN pin switched from high to low, assuming external MOSFET S1 gate capacitance = 5.8 nF | _ | 800 | _ | ns | | | CG Output Current | I <sub>SLEW</sub> | T <sub>A</sub> = 25°C | 18 | 20 | 22 | μΑ | | <sup>&</sup>lt;sup>1</sup> The small signal, ac bandwidth of this device is approximately 90 kHz. $<sup>^2</sup>$ This is the 6 $\sigma$ noise voltage. <sup>&</sup>lt;sup>3</sup> This test requires currents sufficient to swing the output driver between the fully off state and the saturated state. Assumes that the VIOUT pin is connected to an analog-to-digital converter that saturates at 2.5 V. The VIOUT signal is linear above 2.5 V, however, this test is NOT intended to indicate a range of linear operation. $<sup>^4</sup>$ This is the minimum delay time achievable without $C_{OPD}$ or $C_{OCD}$ . Longer delay time can be achieved by using $C_{OPD}$ or $C_{OCD}$ . See Functional Description section for details. Voltage trip point for both the OPDLY and the OCDLY pins is 3.85 V. <sup>&</sup>lt;sup>5</sup> This parameter is internally programmed and cannot be controlled by the end user. <sup>&</sup>lt;sup>6</sup> The FAULT output signal is latched. After a latched fault event, the device will be reset only when either: (a) V<sub>EN</sub> drops below V<sub>ENL</sub>, or (b) the power to the device (applied to the IP+ pins) is toggled off and then back on. <sup>&</sup>lt;sup>7</sup> The gate resistance switches to high impedance approximately 15 to 45 μs after the gate voltage falls low after a fault. ## **Functional Description** #### **Soft Start and Fault Characteristics** **Gate turn on rise time, t**<sub>GR</sub>. Set by external capacitance, $C_G$ , on the CG pin, such that $C_G = 7.5 \times t_{GR}$ , where $C_G$ is in $\mu$ F and $t_{GR}$ is rise time in seconds. For example, a 3.9 $\mu$ F capacitor connected from the CG pin to GND (without an output load) will yield a rise time of approximately 500 ms: $C_G \cong 7.5 \times 0.5 \text{ s} = 3.75 \mu\text{F}$ , $\cong 3.9 \,\mu\text{F}$ (a common capacitor value). When the CG pin is kept open, the ACS761 has a minimum $t_{GR}$ of 1 ms typical. It is important to select values for CG and the FET load resistance ( $R_{LOADFET}$ ) that ensure safe power consumption during FET activation. The combination of a large FET current consumption caused by $R_{LOADFET}$ , and a long gate voltage slew caused by CG, could cause the overall FET power consumption to be outside of its safe operating area during FET activation. **I**<sub>PF</sub> **fault signal delay, t**<sub>IPF</sub>. This is the delay from high current level fault sense to the start of turn-off of the external MOSFET S1 turn-off. Set by external capacitance, $C_{OCD}$ , on the OCDLY pin, such that $C_{OCD} = 5.17 \times t_{rOCD}$ ; where $C_{OCD}$ is in μF and $t_{rOCD}$ is rise time in seconds. When the OCDLY pin is kept open, the IC has a minimum fault delay, $t_{IPFLmax}$ , of 8 μs maximum. **Load power fault signal delay, t**<sub>PFL</sub>. This is the delay from maximum power level fault, $P_{F(th)}$ , sense to the start of external MOSFET S1 turn-off. Set by external capacitance, $C_{OPD}$ , on the OPDLY pin, such that $C_{OPD} = 5.17 \times t_{rOPD}$ ; where $C_{OPD}$ is in $\mu F$ and $t_{rOPD}$ is rise time in seconds. The IC has a minimum fault delay when the OPDLY pin kept open of 10 $\mu s$ typical. #### **Accuracy Characteristics** **Sensitivity, Sens.** The change in device output in response to a 1 A change through the primary conductor. Sens is the product of the magnetic circuit sensitivity (G/A) and the linear IC amplifier gain (mV/G). The linear IC amplifier gain is trimmed at Allegro final test to optimize the sensitivity (mV/A) for the full-scale current range of the device. **Noise**, $V_{NOISE(PP)}$ . The product of the linear IC amplifier gain (mV/G) and the noise floor for the Allegro Hall effect linear IC. Dividing the noise (mV) by the sensitivity (mV/A) provides the smallest current that the device is able to resolve. **Nonlinearity, E\_{LIN}.** The linearity of the $V_{IOUT}$ signal is the degree to which the voltage output from the device varies in direct proportion to the primary sampled current, up to 20 A. Nonlinearity reveals the maximum deviation in the slope of the device transfer function compared to the slope of the ideal transfer curve for this transducer. The following equation is used to derive the linearity: $$100 \left\{ 1 - \left[ \frac{(V_{\text{IOUT\_full-scale amperes}} - V_{\text{IOUT(Q)}})}{2 (V_{\text{IOUT} half-scale amperes}} - V_{\text{IOUT(Q)}}) \right] \right\}$$ where full-scale current is 20 A, and half-scale current is 10 A. **Zero Current Output Voltage, V\_{IOUT(Q)}.** The output of the device when the primary current, $I_P$ , is 0 A. Variation in $V_{IOUT(Q)}$ can be attributed to the resolution of the Allegro linear IC quiescent voltage trim and thermal drift. $V_{IOUT}$ Total Error, $E_{TOT}$ . The maximum percentage deviation of the actual output from its ideal value, based on an ideal sensitivity of 65 mV/A over the operating ambient temperature range. **PGood Indication.** The PGood indication is active high when valid power is applied to the device. PGood activates approximately 500 ms after the FB+ voltage reaches its $V_{PGOODON}$ threshold. PGood will not release until 500 ms after the FB+ voltage drops below its $V_{PGOODOFF}$ threshold. ### **Overpower Fault Operation** The timing diagram in figure 1 shows characteristic operation of the ACS761 when the power consumed from the 12 V system bus exceeds Overpower Fault Threshold, P<sub>F(th)</sub>. The system power supply bus reaches the nominal steady state level of 12 V before the EN pin (Enable pin, active high) of the ACS761 transitions to the high state at time $t_{EN1}$ . Note that, when the EN pin is in the low state, the GATE pin is actively pulled low. However, as shown in the timing diagram, the voltage on the GATE pin increases with a positive slope after the EN pin transitions to the high state. The ramp rate of the GATE pin is controlled by the value of the capacitor connected to the CG pin. At a certain GATE voltage, current begins to flow through the external protection MOSFET, S1, and this current increases as the GATE voltage increases. The voltage at the VIOUT pin, which is the current device output voltage of the ACS761, proportionally tracks the current that flows through the MOSFET. In the timing diagram, the system is in normal, steady state operation up until the time $t_{INIT\_F}$ . At $t_{INIT\_F}$ , the current load on the 12 V power supply increases from 19.2 to 22 A and the ACS761 internally registers an overpower fault condition. At this time, the voltage on the OPDLY pin increases with a constant slope. (This slope is controlled by the value of the capacitor connected to the OPDLY pin). This voltage continues to increase with a constant slope until either: - The OPDLY pin voltage reaches a threshold of 3.85 V (if this occurs, the FAULT signal is latched in the low state), or - The power consumption of the system falls below $P_{F(th)}$ (at which time the OPDLY pin voltage is pulled to ground) An overpower fault event is detected at $t_{OP\_F}$ . At this time, the $\overline{FAULT}$ signal transitions to the low state and the GATE pin is pulled to ground. The $\overline{FAULT}$ signal is latched and the chip will pull down the GATE voltage until the EN pin of the Figure 1. Timing Diagram for Overpower Fault ACS761 transitions to the low state and then back to the high state. As shown in the timing diagram, certain ACS761 signals (the FAULT signal and the OPDLY pin voltage) are reset when the EN pin transitions to the low state. These signals are reset in order to guarantee normal device operation (soft start and fault monitoring) when the EN signal transitions back to the high state. ### **Soft Short Circuit Fault Operation** The timing diagram in figure 2 shows the characteristic operation of the ACS761 when the current load on the 12 V system bus jumps from the 19-to-20 A level to the 40 A level. The 40 A load is typically indicative of a soft short circuit on the $I_{LOAD}$ side of the external MOSFET. In figure 2, the system power supply bus reaches the nominal steady state level of 12 V before the EN pin (Enable pin, active high) of the ACS761 transitions to the high state at time $t_{\rm EN1}$ . Note that when the EN pin is in the low state, the GATE pin is actively pulled low. However, as shown in the timing diagram, the voltage on the GATE pin increases with a positive slope after the EN pin transitions to the high state. The ramp rate of the GATE pin is controlled by the value of the capacitor connected to the CG pin. At a certain GATE voltage, current begins to flow through the external protection MOSFET, S1, and this current increases as the GATE voltage increases. The voltage at the VIOUT pin, which is the current device output voltage of the ACS761, proportionally tracks the current that flows through the MOSFET. In the figure 2, the system is in normal, steady state operation up until the time $t_{INIT\ F}$ . At $t_{INIT\ F}$ the current load on the 12 V power supply increases from 19.2 A to 40 A , reached at $t_{40A\ F}$ at which the ACS761 internally registers both an overpower fault and an overcurrent fault. At t<sub>INIT</sub>, the voltage on the OPDLY and OCDLY pins increases with a constant slope. The slope of the voltage on the two delay pins is controlled by the value of the capacitor connected to each pin. In this case the capacitor on the OCDLY pin is smaller than the capacitor on the OPDLY pin and the voltage on the OCDLY pin ramps much faster than the voltage on the OPDLY pin (both pins are connected to separate 20 µA current Figure 2. Timing Diagram for 30 to 40 A Load Fault sources). The voltages on each delay pin continues to increase with a constant slope until: - either the OPDLY or the OCDLY pin voltage reaches a threshold of 3.85 V (if this occurs, the FAULT signal is latched in the low state), or - the current load of the system falls below 20 A for the OPDLY pin and 40 A for the OCDLY pin. In figure 2 a short circuit fault event is detected at $t_{40A\_F}$ . At this time, the $\overline{FAULT}$ signal transitions to the low state and the GATE pin is pulled to ground. The $\overline{FAULT}$ state is latched and the chip will pull down the GATE voltage until the EN pin of the ACS761 transitions to the low state and then back to the high state. As shown in the timing diagram, certain ACS761 signals (the $\overline{FAULT}$ signal and the OCDLY pin voltage) are reset when the EN pin transitions to the low state. These signals are reset in order to guarantee normal device operation (soft start and fault monitoring) when the EN signal transitions back to the high state. ### **Hard Short Circuit Fault Operation** The timing diagram in figure 3 specifically shows characteristic operation of the ACS761 when the device is powered on (via the EN pin) and a 50 m $\Omega$ short circuit is present from load side of the external MOSFET, S1, to ground. In figure 3 the system power supply bus reaches the nominal steady state level of 12 V before the EN pin of the ACS761 transitions to the high state at time $t_{\rm EN1}$ . The voltage on the GATE pin increases with a positive slope after the EN pin transitions to the high state. The ramp rate of the GATE pin is controlled by the value of the capacitor connected to the CG pin. In the example shown below a small capacitor is connected to the CG pin and the pin ramps to 5.5 V in < 10 $\mu s$ . In panel A of figure 3, the device is enabled into a 50 m $\Omega$ short circuit. Therefore, as the GATE voltage increases the current through the external MOSFET increases at a rapid rate. In this example, it is assumed that there is no capacitor on the OCDLY pin. When the current through the MOSFET exceeds Figure 3. (A) Timing Diagram for a 50 m $\Omega$ Short Circuit from V<sub>LOAD</sub> to GND; (B) Timing Diagram for a 50 m $\Omega$ Short Circuit from V<sub>LOAD</sub> to GND, capacitor C<sub>OCD</sub> with high rating connected. # 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC the overcurrent threshold, the voltage on the OCDLY pin rises quickly beginning at $t_{40A\_F}$ . As the voltage on the OCDLY pin rises, so does the voltage on the CG pin and the current through the external MOSFET. If there is no capacitor on the OCDLY pin, and if the ACS761 Short Circuit Fault Threshold, $I_{SC}$ , is greater than 100 A, then the OCDLY pin will reach the 3.85 V threshold before the current through the external MOSFET exceeds $I_{SC}$ . This is the case depicted in the panel A. The fault event is detected at $t_{GATE\_LOW}$ . At this time, the $\overline{FAULT}$ signal transitions to the low state and the GATE pin is pulled to ground. In the event that a large capacitor is connected to the OCDLY pin, the ACS761 will not pull down the gate of the external MOSFET until the current flowing through the MOSFET exceeds $I_{SC}$ (shown in panel B, under the assumption that $I_{SC}$ equals 130 A). The device pulls down the MOSFET GATE approximately 2 $\mu s$ after the load current exceeds this threshold. In this case, a significant current (> 40 A but < 130 A) may flow through the MOSFET for tens of microseconds before the Short Circuit Fault Threshold trips. When tripped, the FAULT signal is latched and the chip will pull down the GATE voltage until the EN pin of the ACS761 transitions to the low state and then back to the high state. Certain ACS761 signals (soft start and fault monitoring related) are reset when the EN pin transitions to the low state. These signals are reset in order to guarantee normal device operation when the EN signal transitions to the high state. ### **Determining the Root Cause of an ACS761 Fault Event** The Fault Condition Truth Table provides system debugging information in the event of a fault event during use of the ACS761. Note that for all of the fault conditions listed, it is possible to monitor the voltages of various ACS761 output pins and determine the cause of the ACS761 FAULT event. ### **Fault Condition Truth Table** | | Pin L | ogic State | | | |-----------|--------------|--------------|--------------|---------------------------------------------------------------------| | EN<br>Pin | FAULT<br>Pin | OPDLY<br>Pin | OCDLY<br>Pin | Probable Root Cause | | High | Low | High | Low | Device Overpower Fault Threshold, P <sub>F(th)</sub> , exceeded | | High | Low | Low | High | Device IP Overcurrent Fault Threshold, I <sub>OC</sub> , exceeded | | High | Low | Low | Low | Device IP Short Circuit Fault Threshold, I <sub>PF</sub> , exceeded | # 12 V High-Side Hot-Swap Hall Effect Based Current Monitor IC # **Application Information** ### **Current Mode Operation** The ACS761 can be set to ignore a Power Mode fault condition to operate in pure Current Mode. This can be done by grounding the OPDLY pin to disable the overpower fault condition. ## Package LF, 24-pin QSOP Copyright ©2008-2013, Allegro MicroSystems, LLC The products described herein are manufactured under one or more of the following U.S. patents: 5,619,137; 5,621,319; 6,781,359; 7,075,287; 7,166,807; 7,265,531; 7,425,821; or other patents pending. Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current. Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.